# Digital Logical Systems Notes from TAU Course with Additional Information Lecturer: Guy Even

# Gabriel Domingues

# August 8, 2020

# Contents

| 1 | Disc | crete Mathematics             |
|---|------|-------------------------------|
|   | 1.1  | Set Theory (Succinctly)       |
|   | 1.2  | Recursion and Induction       |
|   | 1.3  | Binary Representation         |
|   | 1.4  | Graph Theory                  |
|   | 1.5  | Asymptotics                   |
| 2 | Boo  | olean Logic 21                |
|   | 2.1  | Prepositional Logic           |
|   | 2.2  | Evaluation and Representation |
|   | 2.3  | deMorgan Duality              |
|   | 2.4  | Canonical Representations     |
| 3 | Dig  | ital Devices and Circuits 34  |
|   | 3.1  | Digital Abstraction           |
|   | 3.2  | Combinational Circuits        |
|   | 3.3  | Cost and Delay Analysis       |
|   | 3.4  | Tree Circuit Designs          |
| 4 | Bit  | Manipulation Designs 46       |
|   | 4.1  | Decoders and Encoders         |
|   | 4.2  | Selectors and Shifters        |
|   | 4.3  | Addition                      |

| 5   | Syn    | cronous Circuits                                                                | 64       |
|-----|--------|---------------------------------------------------------------------------------|----------|
|     | 5.1    | Flip Flops and Memory                                                           | 64       |
|     | 5.2    | Finite State Machines                                                           | 66       |
| 6   | Sim    | plified DLX                                                                     | 69       |
|     | 6.1    | Instruction Set Architecture                                                    | 69       |
|     | 6.2    | Implementation                                                                  | 73       |
| Th  | nis wo | ork is licensed under a Creative Commons                                        | <u>5</u> |
| "A  | ttrib  | ork is licensed under a Creative Commons ution-NonCommercial-ShareAlike 4.0 In- | ツ        |
| teı | natio  | onal" license.                                                                  | Α        |

## 1 Discrete Mathematics

# 1.1 Set Theory (Succinctly)

There will be no definition of a set. Instead, we postulate the existence of a relation  $\in$  (read as "is in").

**Definition 1.1.1** (Empty). It is axiom the existence of the empty set  $\emptyset$ , that is,  $\exists \emptyset : \forall x, x \notin \emptyset$ 

**Definition 1.1.2** (Principle of Double Inclusion). We define the following symbols:

Inclusion:  $A \subseteq B \Leftrightarrow \forall x, x \in A \Rightarrow x \in B$ Equality:  $A = B \Leftrightarrow A \subseteq B \text{ and } B \subseteq A \Leftrightarrow \forall x, x \in A \Leftrightarrow x \in B$ Proper Inclusion:  $A \subseteq B \Leftrightarrow A \subseteq B \text{ and } A \neq B$ 

**Remark 1.1.3** (Contrapositive). For two propositions P and Q. Then the proposition  $P \Rightarrow Q$  is equivalent to  $\neg Q \Rightarrow \neg P$ , where  $\neg P$  is the oppositive statement.

**Definition 1.1.4** (PRC). We can create new sets by the Principle of Restricted Comprehension: Let A be a set and P a predicate (given an object, it is either True or False), then the following is a set:  $\{x \in A \mid P(x)\}$ 

**Example 1.1.5** (Set Difference). Let A and B be any two sets. Construct:  $A \setminus B = \{x \in A \mid x \notin B\}$  (which is a set cf. 1.1.4)

**Definition 1.1.6** (Complement). Let  $A \subseteq U$ . Define  $\overline{A} = U \setminus A$ .

**Lemma 1.1.7** (Double Complement). For any  $A \subseteq U$ ,  $\overline{\overline{A}} = A$ .

*Proof.* Double Inclusion:

- $(\subseteq)$  For any  $x \in U$ ,  $x \in \overline{\overline{A}} \Rightarrow x \notin \overline{A} \Rightarrow x \in A$
- $(\supseteq)$  For any  $x \in U$ ,  $x \notin A \Rightarrow x \in \overline{A} \Rightarrow x \notin \overline{\overline{A}}$ , by contrapositive (cf. 1.1.3).

**Definition 1.1.8** (Power Set). It is also axiom the existence of the power set: Given a set A, there is a set  $\mathcal{P}(A)$  so that:  $x \in \mathcal{P}(A) \Leftrightarrow x \subseteq A$ 

Remark 1.1.9.  $\forall A, \varnothing \in \mathcal{P}(A)$ 

**Definition 1.1.10** (Set Operations). For sets A and B these are sets (by axiom):

 $Union: A \cup B = \{x \mid x \in A \text{ or } x \in B\}$ 

Intersection:  $A \cap B = \{x \mid x \in A \text{ and } x \in B\}$ 

Cartesian Product:  $A \times B = \{(a, b) \mid a \in A \text{ and } b \in B\}$ 

Note we use Universal Comprehension, but Zermelo-Frankel axioms guarantee those are sets (Axiom of Pairing).

**Example 1.1.11.** If we define  $(a,b) := \{\{a\}, \{a,b\}\}\}$ , then the comparision  $(a',b') = (a,b) \Leftrightarrow a' = a$  and b' = b is imediately satisfied. This is a construction that only use the Axiom of Pairing and PRC (cf. 1.1.4) to build the Cartesian Product.

**Definition 1.1.12** (Cartesian Products). We define recursively:

Base Case:  $A^0 = \{\emptyset\}, A^1 = A$ Reduction:  $A^n = A \times A^{n-1}$ 

Remark 1.1.13. We can construct the sets we will mainly use:

Bits  $\{0,1\} = \{0,1\}$ 

Natural Numbers  $\mathbb{N} = \{0, 1, 2, \cdots\}$ 

Integer Numbers  $\mathbb{Z} = \{\cdots, -2, -1, 0, 1, 2, \cdots\}$ 

Note:  $\mathbb{N}$  is formally defined using  $0 := \emptyset$ , the successor:  $Succ(n) = \{n\}$ , so for example,  $3 := \{\{\{\emptyset\}\}\}\}$ .

**Definition 1.1.14** (Equivalence Relation). An equivalence relation on a set X is a relation, denoted  $x \sim y$ , that has these three properties:

| ſ | Reflexivity  | $\forall x \in X, x \sim x$                                                  |
|---|--------------|------------------------------------------------------------------------------|
| Ī | Symmetry     | $\forall x, y \in X, x \sim y \iff y \sim x$                                 |
|   | Transitivity | $\forall x, y, z \in X, x \sim y \text{ and } y \sim z \Rightarrow x \sim z$ |

Further, we define:  $[x] = \{y \in X \mid x \sim y\}$  and  $X/\sim = \{[x] \mid x \in X\}$ 

**Definition 1.1.15** (Binary Relation). A subset  $R \subseteq A \times B$  is called a relation.

**Example 1.1.16.**  $A = B = \{0, 1\}$ , we define  $R = \{(0, 0), (0, 1), (1, 0)\} \subseteq A \times B$ . Why? Because we can.

**Definition 1.1.17** (Function). A relation  $f \subseteq A \times B$  is called a function iff:

$$\forall a \in A, \exists! b \in B : (a, b) \in f$$

Instead of writing  $(a,b) \in f$ , we write f(a) = b. Moreover,  $A = D_f$  is called the domain,  $B = R_f$  the range and  $f \subseteq A \times B$  (sometimes denoted  $G_f$ ) the table/graph. We denote  $f: A \to B$ .

**Definition 1.1.18** (Composition). Let  $f: A \to B$  and  $g: B \to C$  be two functions (sufficient  $R_f \subseteq D_g$ ), the composition  $g \circ f$  is the function:

$$h: A \to C$$
  
 $a \mapsto g(f(a))$ 

**Definition 1.1.19** (Operation). An operation \* on a set A is a function:

$$*: A \times A \to A$$
  
 $(a,b) \mapsto a * b$ 

Notice we denote a \* b instead of \*(a,b). An operation can have (or lack) multiple properties. These are the most important:

| Properties      | Definition                                               | Structure     |  |
|-----------------|----------------------------------------------------------|---------------|--|
| Associative     | $\forall a, b, c \in A, (a * b) * c = a * (b * c)$       | Semigroup     |  |
| Neutral Element | $\exists e \in A : \forall a \in A, \ a * e = e * a = a$ | Monoid        |  |
| Inverse Element | $\forall a \in A, \exists b \in A : a * b = b * a = e$   | Group         |  |
| Commutative     | $\forall  a,b \in A , a*b = b*a$                         | Abelian Group |  |

where we named a structure if it has all previous properties. That is, a monoid has an associative operation with identity element.

**Lemma 1.1.20.** Composition is associative. That is,  $f \circ (g \circ h) = (f \circ g) \circ h$ .

Proof. For any  $a \in D_f$ ,  $[f \circ (g \circ h)](a) = f([g \circ h](a)) = f(g(h(a))) = [f \circ g](h(a)) = [(f \circ g) \circ h](a)$ . Then,  $f \circ (g \circ h)$  and  $(f \circ g) \circ h$  are the same function (equality of functions).

**Remark 1.1.21.**  $\mathcal{F}(A) = \{ f \in \mathcal{P}(A \times A) \mid f : A \to A \}$  is a monoid with composition. The identity is:  $\mathrm{id}_A : A \to A$  where  $\forall a \in A$ ,  $\mathrm{id}_A(a) := a$ .

**Definition 1.1.22** (Restriction and Extension). For  $f: A \to B$  a function: (a)  $C \subseteq A$ , we define  $f|_C: C \to B$  as the restriction of f to C. Formally, we write  $f|_C = \{(a,b) \in f \mid a \in C\} = (C \times B) \cap f$ .

(b)  $D \supseteq A$ ,  $g: D \to B$  is an extension if  $f = g|_A$ . Equivalently,  $f \subseteq g$ .

**Definition 1.1.23.** A function  $f: A \rightarrow B$  is:

- Injective if  $\forall x, y \in A$ ,  $f(x) = f(y) \Rightarrow x = y$
- Surjective if  $\forall b \in B$ ,  $\exists a \in A : f(a) = b$
- Bijective if Injective & Surjective

**Lemma 1.1.24.** A function  $f: A \to B$  iff bijective iff  $\exists g: B \to A: g \circ f = \mathrm{id}_A$  and  $f \circ g = \mathrm{id}_B$ .

*Proof.* Observe, by definition f is bijective iff  $\forall b \in B$ ,  $\exists ! a \in A : f(a) = b$ . Hence, the relation  $g = \{(b, a) \in B \times A \mid f(a) = b\}$  is a function.  $\Box$ 

**Definition 1.1.25** (Cardinality). We define #A = n if there is a bijection (cf. 1.1.23)  $\rho: A \to \{1, \dots, n\}$ .

**Remark 1.1.26.** This definition relies on the fact there another no bijections from  $\{1, \dots, n\} \to \{1, \dots, m\}$  if  $n \neq m$ .

**Lemma 1.1.27.** We write  $A \sqcup B = A \cup B$  if  $A \cap B = \emptyset$ . Then:

$$\#(A \sqcup B) = \#A + \#B$$

*Proof.* Let  $\rho_A: A \to \{1, \dots, n\}$  and  $\rho_B: B \to \{1, \dots, m\}$  be bijections (for #A = n and #B = m). Then:  $\rho: A \sqcup B \to \{1, \dots, n+m\}$  defined:

$$\rho(c) = \begin{cases} \rho_A(c) & \text{if } c \in A\\ \rho_B(c) + n & \text{if } c \in B \end{cases}$$

which is a bijection, since (cf. 1.1.24) it has an inverse:

$$\rho^{-1}(k) = \begin{cases} \rho_A^{-1}(k) & \text{if } k \le n \\ \rho_B^{-1}(k-n) & \text{if } k > n \end{cases}$$

## 1.2 Recursion and Induction

**Theorem 1.2.1** (Peano Induction). Let  $P \subseteq \mathbb{N}$ . Then, if:

- Base Case:  $0 \in P$
- Inductive Step:  $\forall n \in \mathbb{N}, n \in P \Rightarrow n+1 \in P$

Then,  $P = \mathbb{N}$ . Further,  $n \in P$  is called the induction hypothesis.

**Remark 1.2.2.** If we want to prove a certain property P is valid for all natural numbers (or after  $n_0$ ), we let  $P = \{n \in \mathbb{N} \mid P(n)\}$  and use induction.

Corollary 1.2.3 (Stepped Induction). Let  $P \subseteq \mathbb{N}$ . Then, if:

- Base Case:  $n_0 \in P$
- Inductive Step:  $\forall n \in \mathbb{N}, n \in P \Rightarrow n+1 \in P$

Then,  $\{n \in \mathbb{N} \mid n \geq n_0\} \subseteq P$ .

Corollary 1.2.4 (Strong Induction). Let  $P \subseteq \mathbb{N}$ . Then, if:

- Base Case:  $0 \in P$
- Inductive Step:  $\forall n \in \mathbb{N}, \{0, \dots, n\} \subseteq P \Rightarrow n+1 \in P$ Then,  $P = \mathbb{N}$ .

**Theorem 1.2.5** (Counting). Let  $f: A \to B$  be a function

- 1. f is injective  $\Rightarrow \#A < \#B$
- 2. f is surjective  $\Rightarrow \#A \ge \#B$
- 3. f is bijective  $\Rightarrow \#A = \#B$

*Proof.* We prove each one by induction on #A

- 1. Base Case: #A = 0, is true that  $0 \le \#B$ 
  - Induction Step: Let #A = n + 1 and  $A = A' \sqcup \{a\}$  for  $a \in A$  and  $B = B' \sqcup \{f(a)\}$ . Then  $f \cap (A' \times B')$  is injective, so  $\#A' \leq \#B'$ , by inductive hypothesis. Hence,  $\#A = \#A' + 1 \leq \#B' + 1 = \#B$  (cf. 1.1.27).
- 2. Base Case: #A = 0, is true that  $0 \ge 0 = \#B$ , since the empty relation is functional iff the image is empty.
  - Induction Step: Let #A = n + 1 and  $A = A' \sqcup \{a\}$  for  $a \in A$  and  $B = B' \sqcup \{f(a)\}$ . Then  $f \cap (A' \times B')$  is surjective, so  $\#A' \geq \#B'$ , by inductive hypothesis. Hence,  $\#A = \#A' + 1 \geq \#B' + 1 = \#B$  (cf. 1.1.27).
- 3. f is bijective  $\Rightarrow \#A \leq \#B$  and  $\#A \geq \#B$ .

**Corollary 1.2.6** (Pigeonhole Principle). For a function  $f: A \to B$ , if #A > #B, then  $\exists x, y \in A: f(x) = f(y)$  and  $x \neq y$  (i.e. f is not injective).

**Definition 1.2.7** (Recursion). A function  $f : \mathbb{N} \to \mathbb{N}$  is called recursive if:

- Base Cases:  $\forall k \in \{0, \dots, n_0\}, f(k)$  is defined.
- Reduction Rule:  $\forall n > n_0$ , f(n) is an expression involving (not necessarily all)  $\{f(n-k) \mid k \in \{0, \dots, n_0\}\}$ .

Further, f is well-defined by given only these propositions.

## 1.3 Binary Representation

**Theorem 1.3.1** (Modulo and Quotient). Let  $a, b \in \mathbb{N}$ , then,

$$\exists ! q, r \in \mathbb{N} : a = q \cdot b + r \text{ and } r < b$$

We define  $r = \text{mod}(a, b) \in \{0, \dots, b - 1\}$ .

*Proof.* We work by complete induction on a.

- Base Case:  $a \in \{0, \dots, b-1\}$ :  $a = b \cdot 0 + a$
- Inductive Step:  $a+1=(a-b+1)+b=(q\cdot b+r)+b=(q+1)\cdot b+r$  Essentially, we compute  $q=\lfloor \frac{a}{b}\rfloor$  (rounding down). Further, it is also valid for  $a\in\mathbb{Z}$ .

**Definition 1.3.2.** Given  $n \in \mathbb{N}_{\geq 2}$ , we define the following equivalence relation in  $\mathbb{Z}$  (cf. 1.1.14):

$$a \equiv b \mod n \Leftrightarrow \operatorname{mod}(a, n) = \operatorname{mod}(b, n)$$

With  $[a]_n = \{b \in \mathbb{Z} \mid a \equiv b \mod n\}$ , we define addition and multiplication:

$$[a]_n + [b]_n = [a+b]_n$$
 and  $[a]_n \cdot [b]_n = [a \cdot b]_n$ 

Which we can check is well-defined (i.e. does not depend on the choice of representative). On the future, we'll just write  $a + b \mod n$ .

**Definition 1.3.3** (Binary String and Concatenation). We define a n-bit binary string  $\vec{A} = A[0: n-1] \in \{0,1\}^n$ . The set of all string is  $\{0,1\}^* = \bigcup_{n \in \mathbb{N}} \{0,1\}^n$ . It is a monoid with concatenation operation:  $\circ : \{0,1\}^* \times \{0,1\}^* \to \{0,1\}^*$  such that  $\vec{C} = \vec{A} \circ \vec{B}$ , then:

$$C[i] = \begin{cases} A[i] & \text{if } 0 \le i < n \\ B[i-n] & \text{if } n \le i < n+m \end{cases}$$

Moreover,  $(\{0,1\}^*, \circ)$  is a monoid.

**Remark 1.3.4.** There is a bit of ambiguity on writing A[0:n-1] and A[n-1:0].

- $\bullet \ \textit{For } A[i:j], \ \textit{the LSB (least significant bit) is } A[\min\{i,j\}]$
- For A[j:i], the MSB (most significant bit) is  $A[\max\{i,j\}]$

All binary represention mathematics heretofore we'll use A[n-1:0]

**Definition 1.3.5.** For  $A[n-1:0] \in \{0,1\}^*$ , we define the number represented by  $\vec{A}$  as:

$$\langle A[n-1:0]\rangle = \sum_{i=0}^{n-1} A[i] \cdot 2^i$$

**Remark 1.3.6.**  $\langle A[n-1:0] \rangle = \langle A[k-1:0] \rangle + 2^k \cdot \langle A[n-1:k] \rangle$ 

**Lemma 1.3.7.** The mapping  $\langle \cdot \rangle : \{0,1\}^n \to \{x \in \mathbb{N} \mid 0 \le x \le 2^n - 1\}$  is a bijection.

*Proof.* Let  $x \in \mathbb{N}$ , use algorithm 1 or 3.

Corollary 1.3.8. The mapping  $\langle \cdot \rangle : \{0,1\}^* \to \mathbb{N}$  is a surjection.

#### Algorithm 1 BR

```
function \operatorname{BR}(k,x\in\mathbb{N})

if x\geq 2^k then

return Nothing

else if k=1 then

return x

else if x\geq 2^{k-1} then

return 1\circ\operatorname{BR}(k-1,x-2^{k-1})

else

return 0\circ\operatorname{BR}(k-1,x)

end if

end function
```

## Algorithm 2 BR'

```
function \mathrm{BR}'(k,x\in\mathbb{N})

if x\geq 2^k then

return Nothing

else if k=1 then

return x

else if x is even then

return \mathrm{BR}'(k-1,x/2)\circ 0

else if x is odd then

return \mathrm{BR}'(k-1,(x-1)/2)\circ 1

end if

end function
```

**Lemma 1.3.9.** The following are true:

- (i)  $0 \le \langle A[n-1:0] \rangle \le 2^n 1$
- (ii) If  $\langle A[n-1:0] \rangle = \langle B[m-1:0] \rangle$  with  $m \geq n$ , then  $B = 0^{m-n} \circ A$ .

*Proof.* We prove:

- (i)  $0 = \sum_{i=0}^{n-1} 0 \cdot 2^i \le \sum_{i=0}^{n-1} A[i] \cdot 2^i \le \sum_{i=0}^{n-1} 1 \cdot 2^i = 2^n 1$ (ii) By definition:  $\langle A[n-1:0] \rangle = \langle B[n-1:0] \rangle + 2^n \cdot \langle B[m-1:n] \rangle \Rightarrow 2^n \cdot 2$  $\langle B[m-1:n]\rangle \le 2^n - 1 \Rightarrow \langle B[m-1:n]\rangle = 0 \Rightarrow B[m-1:n] = 0^{m-n}$

**Definition 1.3.10** (Two's Complement). For  $A[n-1:0] \in \{0,1\}^*$ , we define the number represented by  $\vec{A}$  in two's complement as:

$$[A[n-1:0]] = -2^{n-1} \cdot A[n-1] + \langle A[n-2:0] \rangle$$

#### Algorithm 3 TCR

```
function TCR(n, x \in \mathbb{N})
   if x \ge 2^{n-1} \lor x \le -2^{n-1} - 1 then
       return Nothing
   else if x \ge 0 then
       return 0 \circ BR(n-1,x)
   else if x < 0 then
       return BR(n, x + 2^n)
   end if
end function
```

Lemma 1.3.11. The following are true:

$$(i) -2^{n-1} \le [A[n-1:0]] \le 2^{n-1} - 1$$
  
 $(ii) -[A[n-1:0]] = [INV(A[n-1:0])] + 1$ 

*Proof.* We prove:

(i) 
$$-2^{n-1} + 0 < -2^{n-1} \cdot A[n-1] + \langle A[n-2:0] \rangle < 0 + 2^{n-1} - 1$$

(ii) 
$$[A[n-1:0]] + [INV(A[n-1:0])] = -(A[n-1] + INV(A[n-1])) 2^{n-1} + \sum_{i=0}^{n-2} (A[i] + INV(A[i])) \cdot 2^i = -2^{n-1} + \sum_{i=0}^{n-2} 2^i = 1$$

**Lemma 1.3.12** (Sign Extension). The following are true:

(i) 
$$[A[n-1:0]] < 0 \Leftrightarrow A[n-1] = 1$$

(ii) 
$$A[n] = A[n-1] \Rightarrow [A[n:0]] = [A[n-1:0]]$$

*Proof.* We prove:

- (i)  $A[n-1] = 0 \Rightarrow [A[n-1:0]] = \langle A[n-2:0] \rangle \ge 0$  and  $A[n-1] \Rightarrow -[A[n-1:0]] = [INV(A[n-1:0])] + 1 \ge 1 \Rightarrow [A[n-1:0]] \le -1$ . (ii)  $[A[n:0]] = -A[n] \cdot 2^n + A[n-1] \cdot 2^{n-1} + \langle A[n-1:0] \rangle = -A[n-1] \cdot 2^{n-1} + \langle A[n-1:0] \rangle = [A[n-1:0]]$

**Corollary 1.3.13.**  $[A[n-1]^k \circ A[n-1:0]] = [A[n-1:0]]$  we denote the sign extension to n+k bits:  $sext_{n+k}(A[n-1:0]) := A[n-1]^k \circ A[n-1:0]$ .

## 1.4 Graph Theory

**Definition 1.4.1** (Directed Graph). Let V be a finite set and  $E \subseteq V \times V$ . The pair G = (V, E) is called a directed graph. We say  $v \in V$  is a vertex/node and  $e = (u, v) \in E$  is an (directed) edge.

**Example 1.4.2.** The set  $V = \{0, 1, 2, 3, 4\}$  and

$$E = \{(0,1), (0,2), (0,3), (1,4), (1,1), (2,1), (2,3), (3,2)\}$$

which we can draw as follows:



Notice we allow for self-loops like (1,1) and 2-cycles like (2,3) and (3,2), but we do not allow repeated edges.

**Definition 1.4.3** (Subgraph). For G = (V, E) a graph, let  $U \subseteq V$ , we denote  $G[U] = (U, \{(u, v) \in E \mid u, v \in U\})$  the induced subgraph.

**Definition 1.4.4** (Path). A path of length  $\ell$  (that is,  $\ell = \#\Gamma$ ) in G = (V, E) is a pair  $\Gamma \in V^{\ell+1}$  such that  $\forall i \in \{0, \dots, \ell-1\}$ ,  $(v_i, v_{i+1}) \in E$ . We denote  $\Gamma$  by:  $v_0 \xrightarrow{e_0} v_1 \xrightarrow{e_1} v_2 \cdots v_{\ell-1} \xrightarrow{e_{\ell-1}} v_\ell$  or  $v_0 \xrightarrow{\Gamma} v_\ell$ 

**Remark 1.4.5.** There is always a path of length 1 from v to v,  $\Gamma = (v, \emptyset)$ .

**Definition 1.4.6** (Closed and Simple Paths). A path is closed (called a cycle) if  $v_0 = v_\ell$  and is open otherwise. An open path is simple if every element of  $\mathcal{V}$  are distinct. Likewise, a cycle is simple if every element of  $\mathcal{V} \setminus (v_\ell)$  are distinct.

Lemma 1.4.7. A non-simple path contains a cycle.

*Proof.* If  $\Gamma$  is a cycle, we are done. Else, if  $\Gamma$  is open and non-simple, let  $v_i = v_j \in \mathcal{V}$ . Then,  $v_i \xrightarrow{\Gamma} v_j = v_i$  is a cycle.

**Definition 1.4.8** (DAG). A directed acyclic graph (DAG) is a directed graph that has no cycles.

Corollary 1.4.9. Every path in a DAG is simple.

**Definition 1.4.10** (Degrees, Sources and Sinks). Given a graph G = (V, E) and  $v \in V$ , we define:

$$\deg_{in}(v) = \# \{ e \in E \mid \exists u \in V : e = (u, v) \}$$
$$\deg_{out}(v) = \# \{ e \in E \mid \exists u \in V : e = (v, u) \}$$

Further, if  $\deg_{in}(v) = 0$ , v is called a **source**. If  $\deg_{out}(v) = 0$ , v is called a sink.

**Theorem 1.4.11.** Every DAG has at least one sink.

Proof. By contrary, suppose G has no sink, that is,  $\forall v \in V$ ,  $\deg_{\operatorname{out}}(v) > 0$ . Take  $v_0 \in V$ . Since  $\deg_{\operatorname{in}}(v_0) > 1$ , take  $v_1 \in V : e_0 = (v_0, v_1) \in E$ . We can continue to create a path  $v_0 \xrightarrow{\Gamma} v_\ell$  of arbitrary length. If  $\Gamma$  is simple, take  $\ell = \#V$ , hence, the path has more vertices than there are in V, contradiction. If  $\Gamma$  is not simple, then G has a cycle, contradiction.

Corollary 1.4.12. Every DAG has at least one source.

*Proof.* Take G' = (V, E') where

$$E' = \{(v, u) \in V \times V \mid (u, v) \in E\}$$

the reversed graph. Notice G' is also acylic, since a cycle in G' implies a cycle in G with the edges and the order reversed. By the theorem, there is a sink u. Since  $\forall v \in V$ ,  $\deg'_{\text{in}}(v) = \deg_{\text{out}}(v)$ , we get:  $\deg_{\text{out}}(u) = \deg'_{\text{in}}(u) = 0$ .  $\square$ 

Lemma 1.4.13. An induced subgraph (cf. 1.4.3) of a DAG is still a DAG.

*Proof.* If there is a cycle in G[U], then the same cycle exists in G, since  $U \subseteq V$  and  $E_U \subseteq E$ . Hence, G[U] has no cycles.

**Definition 1.4.14** (Topological Ordering). Let G = (V, E) be a graph. A topological ordering is map  $\pi: V \to \{0, \dots, \#V - 1\}$  such that:

$$\forall u, v \in V, (u, v) \in E \Rightarrow \pi(u) < \pi(v)$$

**Remark 1.4.15** (Topological Sorting). Since  $\pi: V \to \{0, \dots, \#V - 1\}$  is a bijection, we can write  $V = (v_0, v_1, \dots, v_{\#V-1})$  where  $v_i = \pi^{-1}(i)$ .

## Algorithm 4 Kahn's Algorithm

```
function \mathrm{TO}(G=(V,E))

if \#V=1 then

return \pi(v_0)=0

else

s \leftarrow \mathrm{sink}(V,E)

return \mathrm{TO}(G[V\setminus \{s\}]) with \pi(s)=\#V-1

end if

end function
```

**Theorem 1.4.16.** A graph is a DAG iff it has a topological ordering.

*Proof.* We prove both directions:

- ( $\Leftarrow$ ) Suppose G has a topological ordering  $\pi$ . Take a path  $\Gamma: v_0 \xrightarrow{e_0} v_1 \xrightarrow{e_1} v_2 \cdots v_{\ell-1} \xrightarrow{e_{\ell-1}} v_\ell$ , then  $\pi(v_0) < \pi(v_1) < \cdots < \pi(v_{\ell-1}) < \pi(v_\ell)$ . Hence, for any path  $\pi(v_0) \neq \pi(v_\ell)$ , so G has no cycles.
- ( $\Rightarrow$ ) We'll prove that algorithm 4 produces a topological ordering by induction. The base case is true by construction of the function. Let #V = n+1. Now, suppose  $\mathrm{TO}(G[V\setminus\{s\}])$  is a topological ordering  $\pi:V\setminus\{s\}\to\{0,\cdots,n-1\}$ , where  $s=\mathrm{sink}(V,E)$ , which exists by theorem. Since  $\pi$  is a bijection, extending to  $\pi(s)=\#V-1=n$  is still a bijection. Notice if  $(v,s)\in E\Rightarrow v\neq s\Rightarrow \pi(v)<\pi(s)=n$ , further,  $\nexists v\in V:(s,v)\in E$ , since s is a source. Therefore, since  $\pi$  is already a topological ordering of  $G[V\setminus\{s\}]$ , the extension is also a topological ordering.

**Remark 1.4.17.** Observe that algorithm 4 relies on the fact that there is a sink in G (cf. 1.4.11) and that the induced subgraph is also a DAG (cf. 1.4.13).

**Example 1.4.18.** The following is the result after applying the algorithm:



**Definition 1.4.19** (Longest Path). A path  $\Gamma$  is a longest path of G if

$$\forall \Gamma' \text{ path in } G, \#\Gamma' \leq \#\Gamma$$

**Theorem 1.4.20.** If G = (V, E) is a DAG, then  $\forall v \in V$ , there is some longest path that ends in v. Further, there exists some longest path in G.

*Proof.* Since any path of length bigger than #V is not simple (which G does not have), we get:

$$\forall \Gamma$$
 path in  $G$ ,  $\#\Gamma \leq \#V - 1$ 

Since there are a finite number of paths end in  $v \in V$ , there must be some biggest element. The same argument follows for any path in G.

**Definition 1.4.21** (Delay Function). Given G = (V, E) a DAG, we define  $d: V \to \mathbb{N}$ , so that  $\forall v \in V$ , d(v) = length of longest path ending in v, which exist cf. 1.4.20.

## Algorithm 5 Longest Path Algorithm

```
\begin{aligned} &(v_0,\cdots,v_{n-1}) \leftarrow \mathrm{TS}(V,E) \\ &\mathbf{for} \ 0 \leq j \leq n-1 \ \mathbf{do} \\ &\mathbf{if} \ v_j \ \text{is a source then} \\ & d(v_j) \leftarrow 0 \\ &\mathbf{else} \\ & d(v_j) \leftarrow 1 + \max \left\{ d(v_i) \mid i < j \ \text{and} \ (v_i,v_j) \in E \right\} \\ &\mathbf{end} \ \mathbf{if} \\ &\mathbf{end} \ \mathbf{for} \end{aligned}
```

**Theorem 1.4.22.** The algorithm 5 produces the delay function, as in 1.4.21.

Proof. We prove by induction on j. By topological sorting,  $v_0$  is a source, so  $d(v_0) = 0$ . Suppose  $\forall i \in \mathbb{N} : 0 \le i \le j$ ,  $d(v_i) = \text{length}$  of longest path ending in  $v_i$ . We'll prove the inductive step. If  $v_{j+1}$  is a source, we are done. Else, there are  $v_i$  such that  $(v_i, v_j) \in E$ . Since they are sorted,  $\forall i \in \mathbb{N} : (v_i, v_j) \in E$ ,  $0 \le i \le j$ , so the longest path that ends in  $v_{j+1}$  must pass through some  $v_i$  for  $0 \le i \le j$ , and we know how to calculate each delay  $d(v_i)$  (by hypothesis). Therefore,  $1 + \max\{d(v_i) \mid i \le j \text{ and } (v_i, v_j) \in E\}$  computes the desired delay of  $v_{j+1}$ .

**Definition 1.4.23** (Rooted Tree). A rooted tree G = (V, E) is a DAG s.t.:

- 1. There only one sink r in G
- 2.  $\forall v \in V \setminus \{r\}, \deg_{out}(v) = 1$

We call the sink r = r(G) the root of G.

**Example 1.4.24.**  $V = \{0, 1, 2, 3, 4, 5\}, E = \{(1, 0), (2, 0), (3, 1), (4, 1), (5, 2)\}$  such that r = 0:



**Lemma 1.4.25.** If G is a rooted tree, #E = #V - 1.

*Proof.* We shall do induction on #V. The base case is #V = 1, so #E = 0. For the step, suppose any rooted tree with n vertices has n-1 edges. Take a rooted tree G with #V = n+1 and a source s of G. Since  $\deg_{\mathrm{in}}(s) = 0$  and  $\deg_{\mathrm{out}}(s) = 1$ , there is only on edge in E that contains s. Hence, since  $G[V \setminus \{v\}]$  is a rooted tree with with n vertices (because we only removed one edge and one vertex), it has n-1 edges. Therefore G has n edges.  $\square$ 

**Theorem 1.4.26.** In a rooted tree G = (V, E), for every vertex  $v \in V$ , there exists an unique path from v to r(G).

Proof. The case v=r is trivial. To prove there must exist a path for any  $v \in V \setminus \{r\}$ , we take a path  $v=v_0 \xrightarrow{\Gamma} v_\ell$  of arbitrary length  $\ell$ . If  $v_\ell$  is a sink, we are done since  $v_\ell=r$ . If  $v_\ell$  is not a sink, by the definition of a rooted tree, there is a vertex  $v_{\ell+1}$  such that  $(v_\ell,v_{\ell+1}) \in E$ , so that  $\deg_{\mathrm{out}}(v)=1$ . Therefore, we can continue extending the path. Take  $\ell=\#V-1$  at the limiting case, the path has all the vertices, so  $v_\ell=r$ . To prove uniqueness, if we take two paths  $v=v_0 \xrightarrow{\Gamma} v_\ell=r$  and  $v=u_0 \xrightarrow{\Gamma'} u_\ell=r$ . By definition,  $\forall v \in V \setminus \{r\}$ ,  $\deg_{\mathrm{out}}(v)=1$ , so  $v_1=u_1, v_2=u_2, \cdots, v_\ell=u_\ell \Rightarrow \Gamma=\Gamma'$ .  $\square$ 

**Definition 1.4.27.** Let  $\{r_i\}_{i=1}^k = \{r_i \in V \mid (r_i, r) \in E\}$ , where  $k = \deg_{in}(r)$ . Define:

$$V_i = \left\{ v \in V \mid \exists \Gamma \text{ path in } G : v \xrightarrow{\Gamma} r_i \right\}$$

and  $G_i = (V_i, E_i) = G[V_i]$ .

Remark 1.4.28.  $r_i \in V_i \ (cf. \ 1.4.5)$ 

**Lemma 1.4.29.** For G = (V, E) a rooted tree:

- 1.  $V = \{r\} \sqcup (\bigsqcup_{i=1}^{k} V_i)$
- 2. The graph  $G_i$  is a rooted tree with  $r(G_i) = r_i$  for every  $1 \le i \le k$

*Proof.* We prove each one:

- 1. For  $i \neq j$ , if  $\exists v \in V_i \cap V_j$ , then there are two different paths from v to  $r: v \xrightarrow{\Gamma} r_i \xrightarrow{e_i} r$  and  $v \xrightarrow{\Gamma'} r_j \xrightarrow{e_j} r$ . Contradiction (cf. 1.4.26). Further since  $\forall v \in V \setminus \{r\}$ , there is a path to r, that path must go through one of the  $r_i$ . Hence,  $v \in V \Rightarrow v \in V_i$  for some i or v = r.
- 2. We need to prove the only sink is  $r_i$ , since  $G_i$  is a DAG (cf. 1.4.13). Now,  $r_i$  is a sink, since it's only out-edge was  $(r_i, r) \notin E_i$ . Further, by definition,  $\forall v \in V \setminus \{r_i\}$ ,  $\deg_{\text{out}}(v) > 0$ , so  $r_i$  is the only sink.

**Definition 1.4.30** (Leaf). In a rooted tree, a source is called a leaf. Any other vertice is called an interior vertex.

## 1.5 Asymptotics

**Definition 1.5.1.** For  $f : \mathbb{N} \to \mathbb{R}_{\geq 0}$  and  $g : \mathbb{N} \to \mathbb{R}_{\geq 0}$ , define the following notation (symbolic equality):

- (i)  $f(n) = \mathcal{O}(g(n)) \Leftrightarrow \exists A \in \mathbb{R}_{>0}, N \in \mathbb{N} : \forall n \geq N, f(n) \leq A \cdot g(n)$
- (ii)  $f(n) = \Omega(g(n)) \Leftrightarrow \exists A \in \mathbb{R}_{>0}, N \in \mathbb{N} : \forall n \geq N, f(n) \geq A \cdot g(n)$
- (iii)  $f(n) = \Theta(g(n)) \Leftrightarrow f(n) = \mathcal{O}(g(n))$  and  $f(n) = \Omega(g(n))$ The intuition is:
  - (i)  $f(n) = \mathcal{O}(g(n))$ : f does not grow faster than g
- (ii)  $f(n) = \Omega(g(n))$ : f grows at least as fast as g
- (iii)  $f(n) = \Theta(g(n))$ : f grows as fast as g

**Remark 1.5.2.** The functions f and g may not be defined for finite number of natural and the definition should still work.

**Lemma 1.5.3.**  $f: \mathbb{N} \to \mathbb{R}_{\geq 0}$  and  $g: \mathbb{N} \to \mathbb{R}_{\geq 0}$ :

$$g(n) = \Omega(f(n)) \Leftrightarrow f(n) = \mathcal{O}(g(n))$$

*Proof.* By definition (cf. 1.5.1),  $f(n) \ge A \cdot g(n) \Leftrightarrow g(n) \le \frac{1}{A} \cdot f(n)$ , the result follows.

Corollary 1.5.4.  $g(n) = \Theta(f(n)) \Leftrightarrow f(n) = \Theta(g(n))$ 

**Lemma 1.5.5.** For  $f : \mathbb{N} \to \mathbb{R}_{\geq 0}$  and  $g : \mathbb{N} \to \mathbb{R}_{\geq 0}$ :

- (i)  $f(n) = \mathcal{O}(g(n)) \Rightarrow \exists A \in \mathbb{R}_{>0}, B \in \mathbb{R}_{\geq 0} : \forall n \in \mathbb{N}, f(n) \leq A \cdot g(n) + B$
- (ii)  $f(n) = \Omega(g(n)) \Leftrightarrow \exists A \in \mathbb{R}_{>0}, B \in \mathbb{R}_{\geq 0} : \forall n \in \mathbb{N}, f(n) \geq A \cdot g(n) + B$ Moreover, if  $\forall n \in \mathbb{N}, g(n) \geq 1$ , the converse of (i) is true.

*Proof.* We prove:

- (i)  $f(n) = \mathcal{O}(g(n)) \Leftrightarrow \exists A \in \mathbb{R}_{>0}, N \in \mathbb{N} : \forall n \geq N, f(n) \leq A \cdot g(n) \Rightarrow$  define  $B = \max \{ f(n) \mid 0 \leq n < N \}$ , so  $\forall n \in \mathbb{N}, f(n) \leq A \cdot g(n) + B$
- (ii)  $f(n) = \Omega(g(n)) \Leftrightarrow \exists A \in \mathbb{R}_{>0}, N \in \mathbb{N} : \forall n \geq N, f(n) \geq A \cdot g(n) \Rightarrow \text{ define } B = \min \left\{ A, \min \left\{ \frac{f(n)}{g(n)} \middle| 0 \leq n < N \text{ and } g(n) \neq 0 \right\} \right\}, \text{ so that we have: } \forall n \in \mathbb{N}, f(n) \geq B \cdot g(n)$

The converse is given by:

- (i)  $f(n) \le A \cdot g(n) + B \le (A+B) \cdot g(n) \Rightarrow f(n) = \mathcal{O}(g(n))$  (supposing  $g(n) \ge 1$ )
- (ii)  $f(n) \ge A \cdot g(n) + B \ge A \cdot g(n) \Rightarrow f(n) = \Omega(g(n))$

**Theorem 1.5.6.** Let f and g be both monotonically non-decreasing. Then if  $\exists \rho \in \mathbb{R}_{>0} : \forall k \in \mathbb{N}$ ,

(i) 
$$\rho \ge \frac{g(2^{k+1})}{g(2^k)} \Rightarrow [f(2^k) = \mathcal{O}(g(2^k)) \Rightarrow f(n) = \mathcal{O}(g(n))]$$

(ii) 
$$\rho \le \frac{g(2^{k+1})}{g(2^k)} \Rightarrow [f(2^k) = \Omega(g(2^k)) \Rightarrow f(n) = \Omega(g(n))]$$

Moreover, if  $\frac{g(2^{k+1})}{g(2^k)}$  is bounded, then  $[f(2^k) = \Theta(g(2^k)) \Rightarrow f(n) = \Theta(g(n))]$ .

Proof. Suppose

(i)  $f(2^k) = \mathcal{O}(g(2^k)) \Leftrightarrow \exists A \in \mathbb{R}_{>0}, K \in \mathbb{N} : \forall k \geq K, f(2^k) \leq A \cdot g(2^k)$ . For  $n \geq 2^K$ ,  $2^k \leq n < 2^{k+1}$  for some  $k \geq K$ . Since f and g are monotonically non-decreasing:

$$f(n) \le f(2^{k+1}) \le A \cdot g(2^{k+1}) \le \rho \cdot A \cdot g(2^k) \le \rho \cdot A \cdot g(n)$$

Hence,  $\forall n \geq 2^K$ ,  $f(n) \leq \rho \cdot A \cdot g(n)$ , so,  $f(n) = \mathcal{O}(g(n))$ .

(ii)  $f(2^k) = \Omega(g(2^k)) \Leftrightarrow \exists A \in \mathbb{R}_{>0}, K \in \mathbb{N} : \forall k \geq K, f(2^k) \geq A \cdot g(2^k)$ . For  $n \geq 2^K$ ,  $2^k \leq n < 2^{k+1}$  for some  $k \geq K$ . Since f and g are monotonically non-decreasing:

$$f(n) \ge f(2^k) \ge A \cdot g(2^k) \ge \frac{A}{\rho} \cdot g(2^{k+1}) \ge \frac{A}{\rho} \cdot g(n)$$

Hence, 
$$\forall n \geq 2^K$$
,  $f(n) \geq \frac{A}{\rho} \cdot g(n)$ , so,  $f(n) = \Omega(g(n))$ .

If  $\frac{g(2^{k+1})}{g(2^k)}$  is bounded, both conditions apply.

# 2 Boolean Logic

# 2.1 Prepositional Logic

**Definition 2.1.1** (Boolean Functions). A function  $B : \{0,1\}^n \to \{0,1\}^k$ , is called a Boolean function.

**Definition 2.1.2** (Four Basis Boolean Functions). *Define:* 

With that, we can define NAND = NOT  $\circ$  AND, NOR = NOT  $\circ$  OR, XNOR = NOT  $\circ$  XOR. Further, we write the operations:

Negation:  $\neg x := \text{NOT}(x)$ 

Conjunction:  $x \wedge y := AND(x, y)$ 

Disjunction:  $x \vee y := OR(x, y)$ 

**Lemma 2.1.3.**  $\forall x \in \{0, 1\}$ ,

- $\bullet$   $x \wedge 1 = x$
- $x \wedge 0 = 0$
- $x \lor 1 = 1$
- $\bullet \ x \lor 0 = x$

*Proof.* Follows directly from the definition, looking at the truth tables.  $\Box$ 

Lemma 2.1.4 (Boolean Monoids). We have:

All:  $(\{0,1\}, \land)$  is a monoid with identity 1 Any:  $(\{0,1\}, \lor)$  is a monoid with identity 0

*Proof.* For associativity, observe  $x \wedge (y \wedge z) = (x \wedge y) \wedge z = 1 \Leftrightarrow x = y = z = 1$  and  $x \vee (y \vee z) = (x \vee y) \vee z = 0 \Leftrightarrow x = y = z = 0$ . Hence, the truth tables are the same. For the identities, we use the relation in 2.1.3.

**Definition 2.1.5.** Since the formulas are associate, we define:

- $\operatorname{AND}_n(x_1, \dots, x_n) = \operatorname{AND}(\operatorname{AND}_{n-1}(x_1, \dots, x_{n-1}), x_n) = x_1 \wedge \dots \wedge x_n$
- $OR_n(x_1, \dots, x_n) = OR(OR_{n-1}(x_1, \dots, x_{n-1}), x_n) = x_1 \vee \dots \vee x_n$

**Definition 2.1.6** (Boolean Connectives). A boolean formula has a set U of variables and a set C of connectives. A connective is an operation to build larger formulas. The arity of the connective is the number of arguments it receives.

Remark 2.1.7. Every connective  $\gamma$  is exacty one boolean function  $B_{\gamma}$ :  $\{0,1\}^k \to \{0,1\}$ . There is only one (non-trivial) unary connective NOT (cf. 2.1.2), also denoted  $\neg$ . Further there a many binary connectives, e.g. AND (denoted  $\wedge$ ), OR (denoted  $\vee$ ), material implication ( $\rightarrow$ ) etc.

**Definition 2.1.8** (Parse Tree). A parse tree is a pair  $(G, \pi)$  where G = (V, E) is a rooted tree and  $\pi : V \to \{0, 1\} \cup U \cup C$  is a labeling function such that:

- 1. If v is a leaf (cf. 1.4.30),  $\pi(v) \in \{0, 1\} \cup U$
- 2. If v is not a leaf,  $\pi(v) \in \mathcal{C}$  and  $\deg_{in}(v) = arity \ of \ \pi(v)$ .

## **Algorithm 6** In Order

```
function INORDER(G = (V, E), \pi)

n \leftarrow \deg_{\operatorname{in}}(r(G))

if \#V = 1 then

return \pi(v_0)

else

G_i = (V_i, E_i): subtrees hanging from r(G)

\pi_i \leftarrow \pi restricted to V_i.

\varphi_i \leftarrow \operatorname{INORDER}(G_i, \pi_i)

if n = 1 then return (\pi(r(G)) \varphi_1)

else if n = 2 then return (\varphi_1 \pi(r(G)) \varphi_2)

else return (\pi(r(G))(\varphi_1, \cdots, \varphi_n))

end if

end if
```

**Definition 2.1.9.** A Boolean Formula is the resulting string for the algorithm 6. The set of all boolean formula is with variables U and connectives C is denoted  $\mathcal{BF}(U,C)$ .

**Remark 2.1.10.** Algorithms that return as parse tree for a string are called parsing algorithms. We suppose those algorithms are intuitive and we need not explain how to parse. We may denote  $G_{\varphi} = (V_{\varphi}, E_{\varphi}), \pi_{\varphi}$  for the parse tree of  $\gamma \in \mathcal{BF}(U, \mathcal{C})$  and  $\#\varphi = \#V_{\varphi}$ .

**Lemma 2.1.11.**  $\mathcal{BF}(U,\mathcal{C})$  is the smallest set that contains  $\{0,1\} \cup U$  (called the atoms) and is closed under  $\mathcal{C}$ . That is, building any two formulas in  $\mathcal{BF}(U,\mathcal{C})$  using a connective  $\mathcal{C}$  is still in  $\mathcal{BF}(U,\mathcal{C})$ .

Proof. First,  $\mathcal{BF}(U,\mathcal{C})$  contains the atoms, for  $x \in \{0,1\} \cup U$ , take  $(G_x = (\{v\}, \emptyset), \pi_x)$  where  $\pi_x(v) = x$ . Now, if we take  $\varphi_1, \dots, \varphi_k \in \mathcal{BF}(U,\mathcal{C})$  and  $\gamma \in \mathcal{C}$  with arity k. Then, we can make  $\gamma(\varphi_1, \dots, \varphi_k) \in \mathcal{BF}(U,\mathcal{C})$ . First, parse (cf. 2.1.10)  $\varphi_i$  into  $(G_i, \pi_i)$ . Take  $V = \{r\} \cup (\bigcup_{i=1}^k V_i)$  and  $E = \{(r(G_i), r) \mid 1 \leq i \leq k\} \cup (\bigcup_{i=1}^k E_i)$ . Further, label:

$$\pi(v) = \begin{cases} \gamma & \text{if } v = r \\ \pi_i(v) & \text{if } v \in V_i \end{cases}$$

Then,  $(G = (V, E), \pi)$  is the parse tree for  $\gamma(\varphi_1, \dots, \varphi_k)$ . Hence, by 2.1.9,  $\gamma(\varphi_1, \dots, \varphi_k) \in \mathcal{BF}(U, \mathcal{C})$ . Therefore,  $\mathcal{BF}(U, \mathcal{C})$  is exactly all the boolean formulas generated by taking the atoms and building with  $\mathcal{C}$ .

## 2.2 Evaluation and Representation

**Remark 2.2.1.** Every connective  $\gamma \in \mathcal{C}$  is boolean function, we which we denote  $B_{\gamma}: \{0,1\}^k \to \{0,1\}$ , where k is the arity of  $\gamma$ .

**Definition 2.2.2** (Truth Assignment). A function  $\tau: U \to \{0,1\}$  is an assignment on U. Moreover, we extend  $\tau$  to  $\hat{\tau}: \mathcal{BF}(U,\mathcal{C}) \to \{0,1\}$  described in algorithm 7:

$$\hat{\tau}(\varphi) = \text{EVAL}(G_{\varphi}, \pi_{\varphi}, \tau)$$

which we may also write  $\hat{\tau}(\varphi) = \text{EVAL}(\varphi, \tau)$ .

## Algorithm 7 Evaluate

```
function \text{EVAL}(G = (V, E), \pi, \tau)

n \leftarrow \deg_{\text{in}}(r(G))

if \#V = 1 then

if \pi(r(G)) \in \{0, 1\} then return \pi(r(G))

else return \tau(\pi(r(G)))

end if

else

G_i = (V_i, E_i): subtrees hanging from r(G)

\pi_i \leftarrow \pi restricted to V_i.

\sigma_i \leftarrow \text{EVAL}(G_i, \pi_i, \tau)

return B_{\pi(r(G))}(\sigma_1, \cdots, \sigma_n)

end if

end function
```

**Definition 2.2.3.** Given an ordered set of variables  $U = \{X_1, X_2, \dots, X_n\}$  and  $\varphi \in \mathcal{BF}(U, \mathcal{C})$ , we define the Boolean function  $B_{\varphi} : \{0, 1\}^n \to \{0, 1\}$  as:

$$B_{\varphi}(v) = \hat{\tau}_v(\varphi) = \text{EVAL}(\varphi, \tau_v)$$

where  $\tau_v$ , for  $v \in \{0,1\}^n$ , is defined so that  $\tau_v(X_i) = v[i]$ . Of course, every assignment is given by  $\tau_v$  for some  $v \in \{0,1\}^n$ .

**Lemma 2.2.4.** For  $\varphi = \gamma(\varphi_1, \dots, \varphi_n)$ , with  $\gamma \in \mathcal{C}$ ,

$$\forall v \in \{0,1\}^n, B_{\varphi}(v) = B_{\gamma}(B_{\varphi_1}(v), \cdots, B_{\varphi_n}(v))$$

*Proof.* By 2.2.3,  $\forall \tau: U \to \{0,1\}$ ,  $\hat{\tau}(\varphi) = B_{\gamma}(\hat{\tau}(\varphi_1), \cdots, \hat{\tau}(\varphi_n))$ , directly from the definition in algorithm 7.

**Remark 2.2.5.** We use the same notation as 2.2.1, since for a formula  $\varphi = \gamma(X_1, \dots, X_n)$ , the evaluation shall give  $B_{\varphi} = B_{\gamma}$ .

**Definition 2.2.6.** The substitution  $\varphi = \phi(\varphi_1, \dots, \varphi_n)$ , with  $\varphi_i \in \mathcal{BF}(U, \mathcal{C})$  and  $\phi \in \mathcal{BF}(\{X_1, \dots, X_n\}, \mathcal{C})$ , is defined by replacing each leaf node of  $G_{\phi}$  labeled  $X_i$  with a copy of  $G_{\varphi_i}$  to get  $G_{\varphi}$ . Naturally,  $\pi$  is inherited from the substitutions. By this construction,  $\varphi \in \mathcal{BF}(U, \mathcal{C})$ .

**Theorem 2.2.7** (Substitution). The substitution  $\varphi = \phi(\varphi_1, \dots, \varphi_n)$ :

$$\forall \tau: U \to \{0,1\}, \hat{\tau}(\varphi) = B_{\phi}(\hat{\tau}(\varphi_1), \cdots, \hat{\tau}(\varphi_n))$$

equivalently,  $\forall v \in \{0,1\}^n$ ,  $B_{\varphi}(v) = B_{\phi}(B_{\varphi_1}(v), \cdots, B_{\varphi_n}(v))$ 

*Proof.* We'll use complete induction on the number of vertices in  $G_{\phi}$ .

- Base Case: If  $\#V_{\phi} = 1$ , then  $B_{\phi}$  is either a projection  $(B_{\phi}(v) = v[i])$  for some i) or a constant. Further, either  $\varphi = \varphi_i$  or  $\varphi = \phi$ . Either way, the statement holds.
- Inductive Step: Let  $\phi = \gamma(\psi_1, \dots, \psi_k)$ . Naturally, it is the case that  $\varphi = \gamma(\psi_1(\varphi_1, \dots, \varphi_n), \dots, \psi_k(\varphi_1, \dots, \varphi_n))$ . By definition (cf. alg 7),  $\hat{\tau}(\varphi) = B_{\gamma}(\hat{\tau}(\psi_1(\varphi_1, \dots, \varphi_n)), \dots, \hat{\tau}(\psi_k(\varphi_1, \dots, \varphi_n)))$ . Moreover, by hypothesis, each  $\psi_i$  holds

$$\forall \tau: U \to \{0,1\}, \hat{\tau}(\psi_i(\varphi_1,\cdots,\varphi_n)) = B_{\psi_i}(\hat{\tau}(\varphi_1),\cdots,\hat{\tau}(\varphi_n))$$

Hence 
$$\hat{\tau}(\varphi) = B_{\gamma}(B_{\psi_1}(\hat{\tau}(\varphi_1), \dots, \hat{\tau}(\varphi_n)), \dots, B_{\psi_k}(\hat{\tau}(\varphi_1), \dots, \hat{\tau}(\varphi_n))) = B_{\phi}(\hat{\tau}(\varphi_1), \dots, \hat{\tau}(\varphi_n))$$
, as required (cf. 2.2.4).

**Definition 2.2.8.** We say  $B : \{0,1\}^k \to \{0,1\}$  is representable or expressible with C if  $\exists \varphi \in \mathcal{BF}(\{X_1, \dots, X_k\}, C) : B \equiv B_{\varphi}$ . The formula  $\varphi$  is a represention of B. Furthermore, A set of connectives C is complete iff:  $\forall B : \{0,1\}^k \to \{0,1\}$ , B is expressible with C.

**Lemma 2.2.9.** If C is complete and  $\forall \gamma \in C$ ,  $B_{\gamma}$  is expressible with C', then C' is complete.

*Proof.* Follows directly from 2.2.7.

**Theorem 2.2.10.** Every boolean function  $B: \{0,1\}^k \to \{0,1\}$  is expressible with NOT, OR and AND. That is,  $\{\text{NOT}, \text{OR}, \text{AND}\}$  is complete.

*Proof.* We prove by induction on the arity of B.

• Base Case: n = 1

| Formula $\x $       | 0 | 1 |
|---------------------|---|---|
| $x \wedge (\neg x)$ | 0 | 0 |
| $\dot{x}$           | 0 | 1 |
| $\neg x$            | 1 | 0 |
| $x \vee (\neg x)$   | 1 | 1 |

• Induction Step: Observe: For  $x \in \{0,1\}$  and  $xs \in \{0,1\}^{k-1}$ 

$$B(x \circ xs) = (x \wedge B_1(xs)) \vee ((\neg x) \wedge B_0(xs))$$

For  $B_0(xs) = B(0 \circ xs)$  and  $B_1(xs) = B(1 \circ xs)$ , which are functions  $B_0, B_1 : \{0, 1\}^{k-1} \to \{0, 1\}$ . By induction, they can be represented as a combination of NOT, OR and AND.

**Remark 2.2.11.** The induction step in 2.2.10 depends on the implementation of the function if:  $\{0,1\}^3 \rightarrow \{0,1\}$  where if (1,x,y) = x and if (0,x,y) = x

The example was given by  $\operatorname{IF}(c, x, y) = (c \wedge x) \vee ((\neg c) \wedge y)$ 

y, IF(c, x, y) read as "if c then x else y". The truth table is:

Corollary 2.2.12. Due to 2.3.1, both  $\{NOT, OR\}$  and  $\{NOT, AND\}$  are complete.

Corollary 2.2.13. C is complete iff not and at least one of and or or is expressible with C.

**Theorem 2.2.14** (Universal Functions). Define the following boolean functions: NAND = NOT  $\circ$  AND and NOR = NOT  $\circ$  OR.

| x | y | NAND $(x,y)$ | x | $\mid y \mid$ | NOR(x,y) |
|---|---|--------------|---|---------------|----------|
| 0 | 0 | 1            | 0 | 0             | 1        |
| 0 | 1 | 1            | 0 | 1             | 0        |
| 1 | 0 | 1            | 1 | 0             | 0        |
| 1 | 1 | 0            | 1 | 1             | 0        |

Then, {NAND} and {NOR} are both complete.

*Proof.* We use 2.2.10:

- NAND: NAND(x, x) = NOT(x) & NOT(NAND(x, y)) = AND(x, y)
- NOR: NOR(x,x) = NOT(x) & NOT(NOR(x,y)) = OR(x,y)

**Definition 2.2.15.** A boolean formula  $\varphi \in \mathcal{BF}(U,\mathcal{C})$  is a tautology iff

$$\forall \tau: U \to \{0,1\}, \hat{\tau}(\varphi) = 1$$

Equivalently, iff  $B_{\varphi} \equiv 1$  (cf. 2.2.3)

**Definition 2.2.16.** A boolean formula  $\varphi \in \mathcal{BF}(U,\mathcal{C})$  is a satisfiable iff

$$\exists\,\tau:U\to\{0,1\}: \hat\tau(\varphi)=1$$

**Lemma 2.2.17.**  $\varphi \in \mathcal{BF}(U,\mathcal{C})$  is satisfiable iff  $\neg \varphi$  is not a tautology.

*Proof.* By definition,  $\varphi$  is satisfiable  $\Leftrightarrow \exists \tau : U \to \{0,1\} : \hat{\tau}(\varphi) = 1 \Leftrightarrow \exists \tau : U \to \{0,1\} : \hat{\tau}(\neg \varphi) = 0 \Leftrightarrow \neg \varphi$  is not a tautology.

**Definition 2.2.18.** We say two boolean formulas  $\varphi, \psi \in \mathcal{BF}(U, \mathcal{C})$  are logically equivalent iff

$$\forall\,\tau:U\to\left\{ 0,1\right\} ,\,\hat{\tau}(\varphi)=\hat{\tau}(\psi)$$

Equivalently, iff  $B_{\varphi} \equiv B_{\psi}$  (cf. 2.2.3)

**Definition 2.2.19** (Implication). Define the following operation:

| $\boldsymbol{x}$ | $\mid y \mid$ | $x \to y$ | $x \mid$ | $\mid y \mid$ | $x \leftarrow y$ | $\boldsymbol{x}$ | $\mid y \mid$ | $x \leftrightarrow y$ |
|------------------|---------------|-----------|----------|---------------|------------------|------------------|---------------|-----------------------|
| 0                | 0             | 1         | 0        | 0             | 1                | 0                | 0             | 1                     |
| 0                | 1             | 1         | 0        | 1             | 0                | 0                | 1             | 0                     |
| 1                | 0             | 0         | 1        | 0             | 1                | 1                | 0             | 0                     |
| 1                | 1             | 1         | 1        | 1             | 1                | 1                | 1             | 1                     |

Observe  $x \leftrightarrow y = \neg(x \oplus y) = (x \to y) \land (x \leftarrow y)$  and  $x \leftrightarrow y = 1 \Leftrightarrow x = y$ .

**Remark 2.2.20** (Ex Falso Quodlibet).  $\forall x \in \{0,1\}, 0 \rightarrow x = 1$ 

**Lemma 2.2.21.** Two formulas  $\varphi, \psi \in \mathcal{BF}(U, \mathcal{C})$  are logically equivalent iff  $\varphi \leftrightarrow \psi$  is a tautology.

*Proof.* By definition,  $\varphi, \psi \in \mathcal{BF}(U, \mathcal{C})$  are logically equivalent iff:

$$\forall \tau : U \to \{0, 1\}, \ \hat{\tau}(\varphi) = \hat{\tau}(\psi)$$
  
$$\Leftrightarrow \forall \tau : U \to \{0, 1\}, \ \hat{\tau}(\varphi) \leftrightarrow \hat{\tau}(\psi) = 1$$
  
$$\Leftrightarrow \forall \tau : U \to \{0, 1\}, \ \hat{\tau}(\varphi \leftrightarrow \psi) = 1$$

 $\Leftrightarrow \varphi \leftrightarrow \psi$  is a tautology. The last equality is from the algorithm 7.

Corollary 2.2.22. If  $\varphi_i$  is logically equivalent to  $\psi_i$  and  $\phi$  is logically equivalent to  $\theta$ , then  $\varphi = \phi(\varphi_1, \dots, \varphi_n)$  and  $\psi = \theta(\psi_1, \dots, \psi_n)$  are logically equivalent (cf. 2.2.7).

**Remark 2.2.23.** Due to 2.1.3, for  $C = \{\text{NOT, OR, AND}\}\$  we may consider only  $\pi: V \to U \cup C$ , since, we may consistently simplify any formula.

## 2.3 deMorgan Duality

**Theorem 2.3.1** (deMorgan's Law). The following are valid  $\forall x, y \in \{0, 1\}$ ,

- $\bullet \ \neg(x \lor y) = (\neg x) \land (\neg y)$
- $\bullet \neg (x \land y) = (\neg x) \lor (\neg y)$

*Proof.* By direct calculation of truth tables.

```
Algorithm 8 deMorgan Dual, for \varphi \in \mathcal{BF}(U, \{\neg, \land, \lor\})
```

```
function \mathrm{DM}(\varphi)

if \#\varphi=1 then return \mathrm{NOT}(\varphi)

else if \varphi=\mathrm{NOT}(\phi) then

if \#\varphi=2 then return \phi

else return \mathrm{NOT}(\mathrm{DM}(\phi))

end if

else if \varphi=\mathrm{AND}(\phi_1,\phi_2) then return \mathrm{OR}(\mathrm{DM}(\phi_1),\mathrm{DM}(\phi_2))

else if \varphi=\mathrm{OR}(\phi_1,\phi_2) then return \mathrm{AND}(\mathrm{DM}(\phi_1),\mathrm{DM}(\phi_2))

end if

end function
```

Remark 2.3.2. Algorithm 8 used pattern matching with formula substitution (cf. 2.2.6). Equivalently, we could've written with rooted trees and hanging trees (cf. 1.4.23,1.4.27). Further, we adopt the convention in 2.2.23.

**Theorem 2.3.3** (Duality).  $\forall \varphi \in \mathcal{BF}(U, \{\neg, \land, \lor\})$ ,  $DM(\varphi)$  is logically equivalent to  $\neg \varphi$ .

*Proof.* By induction of  $\#\varphi$ : due to 2.2.7

- Base Case  $(\#\varphi = 1)$ :  $B_{\mathrm{DM}(\varphi)} = B_{\mathrm{NOT}(\varphi)} = \mathrm{Not} \circ B_{\varphi} B_{\neg \varphi}$ .
- Induction Step: If  $\varphi =$ 
  - (i)  $NOT(\phi) : DM(\varphi) = NOT(DM(\phi)) \equiv NOT(\neg \phi) = NOT(\varphi) = \neg \varphi$
  - (ii)  $AND(\phi_1, \phi_2) : DM(\varphi) = OR(DM(\phi_1), DM(\phi_2)) = OR(\neg \phi_1, \neg \phi_2) = \neg(AND(\phi_1, \phi_2)) = \neg \varphi$
  - (iii)  $OR(\phi_1, \phi_2) : DM(\varphi) = AND(DM(\phi_1), DM(\phi_2)) = AND(\neg \phi_1, \neg \phi_2) = \neg(OR(\phi_1, \phi_2)) = \neg \varphi$

where the last two equation were given by 2.3.1.

**Definition 2.3.4** (NNF). A formula  $\varphi \in \mathcal{BF}(U, \{\neg, \land, \lor\})$  is in Negation Normal Form if it parse tree  $(G, \pi)$  obeys:  $\pi(v) = \neg \Rightarrow v$  is the parent to a leaf  $\ell$  and  $\pi(\ell) \in U$ .

**Lemma 2.3.5.** If  $\varphi$  is in NNF, then so it  $DM(\varphi)$ .

*Proof.* By induction of  $\#\varphi$ :

- Base Case ( $\#\varphi = 1$ ):  $\#\varphi \in U$ , trivially NNF.
- Induction Step: If  $\varphi =$ 
  - (i) NOT $(\phi)$ : then  $\phi \in U$ , so  $\#\varphi = 2$  and  $\#\phi = 1$ . Hence, DM $(\varphi) = \phi$ , which is in NNF.

- (ii)  $AND(\phi_1, \phi_2) : DM(\varphi) = OR(DM(\phi_1), DM(\phi_2))$
- (iii)  $OR(\phi_1, \phi_2) : DM(\varphi) = AND(DM(\phi_1), DM(\phi_2))$

the last two are NNF by substitution.

**Remark 2.3.6.** Hence, the deMorgan dual is a way to negate a formula, but maintaining NNF.

# **Algorithm 9** Negation Normal Form, for $\varphi \in \mathcal{BF}(U, \{\neg, \land, \lor\})$

```
function \operatorname{NNF}(\varphi) if \#\varphi=1 then return \varphi else if \varphi=\operatorname{NOT}(\phi) then if \#\varphi=2 then return \varphi else return \operatorname{DM}(\operatorname{NNF}(\phi)) end if else if \varphi=\operatorname{AND}(\phi_1,\phi_2) then return \operatorname{AND}(\operatorname{NNF}(\phi_1),\operatorname{NNF}(\phi_2)) else if \varphi=\operatorname{OR}(\phi_1,\phi_2) then return \operatorname{OR}(\operatorname{NNF}(\phi_1),\operatorname{NNF}(\phi_2)) end if end function
```

**Theorem 2.3.7.** The algorithm 9 produces a formula in NNF, as in 2.3.4, and logically equivalent to  $\varphi$ .

*Proof.* By induction on  $\#\varphi$ , the base cas is trivial and in the recursion, we only need to check  $DM(NNF(\phi)) \equiv NOT(NNF(\phi)) \equiv NOT(\phi) = \varphi$ 

## 2.4 Canonical Representations

#### **Definition 2.4.1.** We define:

 $B_{\varphi}=B$ ).

- (i) A literal is a formula with only are variable (X) or the negation of a variable (NOT(X)), and will be denoted  $\ell$ .
- (ii) A product term is the conjunction of n literals:  $\pi = AND_n(\ell_1, \dots, \ell_n)$
- (iii) A product is simple if every variable appears at most once in  $\pi$ , and we denote vars $(\pi)$  the variable in  $\pi$ . Further, we write vars $^-(\pi)$  for the variables which are negated and vars $^+(\pi)$  for the ones which are not.
- (iv) A minterm of  $\mathcal{BF}(U,\mathcal{C})$  is a simple product with  $vars(\pi) = U$ .
- (v) A formula  $\varphi$  is a sum of products if  $\varphi = OR_k(\pi_1, \dots, \pi_k)$  where  $\pi_i$  are product terms.

**Lemma 2.4.2.** A minterm  $\pi$  is true  $(\hat{\tau}(\pi) = 1)$  for exactly one truth assigment.

Proof. By 2.2.7, 
$$\hat{\tau}(\pi) = 1 \Leftrightarrow \forall i \in \{1, \dots, n\}, \hat{\tau}(\ell_i) = 1$$
, that is, iff the assignment is:  $\tau(X) = \begin{cases} 1 & \text{if } X \in \text{vars}^+(\pi) \\ 0 & \text{if } X \in \text{vars}^-(\pi) \end{cases}$ .

**Theorem 2.4.3.** For  $v \in \{0,1\}^n$ , define the literal  $\ell_i^v$  in the variables  $U = \{X_1, \dots, X_n\}$  as:  $\ell_i^v = \begin{cases} X_i & \text{if } v_i = 1 \\ \neg X_i & \text{if } v_i = 0 \end{cases}$ , then let  $\pi_v = \text{AND}_n(\ell_1^v, \dots, \ell_n^v)$ . This definition is exactly such that  $\hat{\tau}_v(\pi_v) = 1$ . For  $B : \{0,1\}^n \to \{0,1\}$ , and  $B^{-1}(1) = \{v^1, \dots, v^k\}$ , then  $\varphi = \text{OR}_k(\pi_{v^1}, \dots, \pi_{v^k})$  represents B (i.e.

Proof. 
$$\hat{\tau}_v(\varphi) = \operatorname{OR}_k(\hat{\tau}_v(\pi_{v^1}), \cdots, \hat{\tau}_v(\pi_{v^k}))$$
 by 2.2.7. If  $v \notin B^{-1}(1) \Rightarrow B(v) = 0$ , then  $\hat{\tau}_v(\varphi) = \operatorname{OR}_k(0^k) = 0 = B(v)$ . Else,  $v = v^i \Rightarrow \hat{\tau}_{v^i}(\varphi) = \operatorname{OR}_k(0^{i-1} \circ 1 \circ 0^{k-i}) = 1 = B(v^i)$ . Hence,  $\forall v \in \{0, 1\}^n$ ,  $\hat{\tau}_v(\varphi) = B(v)$ .

**Corollary 2.4.4.** Every boolean function can be represented as a sum of products. Denote  $\operatorname{prod}_{S}(\varphi)$  the set of products in the  $\operatorname{SOP} \varphi$ .

#### **Definition 2.4.5.** Analogous to 2.4.1, we define:

- (i) A sum term is the disjunction of n literals:  $\sigma = OR_n(\ell_1, \dots, \ell_n)$
- (ii) A sum is simple if every variable appears at most once in  $\sigma$ .
- (iii) A maxterm of  $\mathcal{BF}(U,\mathcal{C})$  is a simple sum with  $vars(\sigma) = U$ .
- (iv) A formula  $\varphi$  is a product of sums if  $\varphi = AND_k(\sigma_1, \dots, \sigma_k)$  where  $\sigma_i$  are sum terms.

**Theorem 2.4.6** (Duality). Let  $\varphi$  be a product of sums  $AND_k(\sigma_1, \dots, \sigma_k)$  where  $\sigma_i = OR_n(\ell_1, \dots, \ell_n)$ . Let  $\overline{\ell}_i = DM(\ell_i)$ , let  $\pi_i = AND_n(\overline{\ell}_1, \dots, \overline{\ell}_n)$  and  $\psi = OR_k(\pi_1, \dots, \pi_k)$ , a sum of products. Then  $\neg \varphi$  and  $\psi$  are logically equivalent.

*Proof.* A more direct formula is:  $\psi = DM(\varphi)$ .

Corollary 2.4.7. A maxterm  $\sigma$  is false  $(\hat{\tau}(\sigma) = 0)$  for exactly one truth assignment.

Corollary 2.4.8. Every boolean function can be represented as a products of sums. Take a sum of product representation for NOT of, and use DM. Denote  $sums(\varphi)$  the set of products in the POS  $\varphi$ .

**Definition 2.4.9** (Galois Field). The field  $\mathbb{F}_2$ , also denoted GF(2), is the set  $\{0,1\}$  together with the operation XOR for addition (denoted  $\oplus$ ) and AND for multiplication (denoted  $\odot$ ). It is a field (cf. Linear Algebra). Further GF(2)[U] denotes the polynomial ring of that field.

**Lemma 2.4.10.**  $\forall X \in GF(2)$ ,

(i)  $X \oplus X = 0$ 

(ii) 
$$\forall k \in \mathbb{N}_{\geq 1}, X^k = \underbrace{X \overset{n \text{ times}}{\odot} X} = X$$

*Proof.* Direct calculation:

- (i)  $1 \oplus 1 = 0 \oplus 0 = 0$
- (ii)  $X^1 = X$  and  $X^2 = X \odot X = X$ , since  $1 \odot 1 = 1$  and  $0 \odot 0 = 0$ . Hence, by induction, it follows.

Corollary 2.4.11. In the monomial  $\mu = \prod_{X \in U} X^{p_X}$  of GF(2)[U], only needs  $p_X \leq 1$ , up to logical equivalence of the polynomial functions.

**Theorem 2.4.12.** Every boolean function  $B: \{0,1\}^k \to \{0,1\}$  can be represented as a polynomial in  $GF(2)[X_1, \dots, X_k]$ .

*Proof.* By induction on k:

• Base Case: k=1

| Formula $\xspace x$ | 0 | 1 |
|---------------------|---|---|
| 0                   | 0 | 0 |
| x                   | 0 | 1 |
| $x \oplus 1$        | 1 | 0 |
| 1                   | 1 | 1 |

 $\bullet$  Induction Step: Observe: For  $x \in \{0,1\}$  and  $xs \in \{0,1\}^{k-1}$ 

$$B(xs \circ x_n) = B_0(xs) \oplus B_1(xs) \oplus x \odot B_1(xs)$$

where  $B_0(xs)=B(xs\circ 0)$  and  $B_1(xs)=B(xs\circ 1)$ , which are functions  $B_0,B_1:\{0,1\}^{k-1}\to\{0,1\}$ . By induction, they can be represented as a polynomial in  $\mathrm{GF}(2)[X_1,\cdots,X_{k-1}]$ .

# 3 Digital Devices and Circuits

## 3.1 Digital Abstraction

**Definition 3.1.1** (Digital Interpretation). Define  $dig : \mathbb{R}^n \to \{0, 1, \text{NL}\}$ , which gives the digital interpretation of a signal (NL is non-logical). Usually, it is implemented using setting a low and high voltage  $V_{low} < V_{high}$ , so that:

$$dig(x) = \begin{cases} 0 & \text{if } x < V_{low} \\ 1 & \text{if } x > V_{high} \\ \text{NL} & \text{otherwise} \end{cases}$$

We can extend to  $dig_n : \mathbb{R}^n \to \{0, 1, \text{NL}\}^n$ , where

$$dig_n(y_1, \cdots, y_n) = (dig(y_1), \cdots, dig(y_n))$$

**Definition 3.1.2** (Noise Margins). By setting a high and low voltage of input and output  $V_{out,low} < V_{in,low} < V_{in,high} < V_{out,high}$ , so we can define:

$$dig_{in}(x) = \begin{cases} 0 & \textit{if } x < V_{in,low} \\ 1 & \textit{if } x > V_{in,high} \\ \text{NL} & \textit{otherwise} \end{cases} \quad \textit{and} \quad dig_{out}(x) = \begin{cases} 0 & \textit{if } x < V_{out,low} \\ 1 & \textit{if } x > V_{out,high} \\ \text{NL} & \textit{otherwise} \end{cases}$$

and the differences  $V_{in,low} - V_{out,low}$  and  $V_{out,high} - V_{in,high}$  are called the noise margins.

**Lemma 3.1.3** (Bounded Noise). If f(t) = g(t) + n(t) and |n(t)| is less than the noise margins, then,  $dig_{out}(g(t)) \in \{0,1\} \Rightarrow dig_{out}(g(t)) = dig_{in}(f(t))$ 

*Proof.* If  $\operatorname{dig_{out}}(g(t)) = 0$ , that is,  $g(t) < V_{\operatorname{out,low}}$ , then:  $f(t) = g(t) + n(t) < V_{\operatorname{out,low}} + (V_{\operatorname{in,low}} - V_{\operatorname{out,low}}) = V_{\operatorname{in,low}}] \Rightarrow \operatorname{dig_{in}}(f(t)) = 0$ . The other case is analogous.

**Definition 3.1.4** (Stability). An analog signal f(t) is logical at  $[t_1, t_2]$  if  $\forall t \in [t_1, t_2]$ ,  $dig(f(t)) \in \{0, 1\}$ . Moreover, it is stable at  $[t_1, t_2]$  if either  $\forall t \in [t_1, t_2]$ , dig(f(t)) = 0 or  $\forall t \in [t_1, t_2]$ , dig(f(t)) = 1. Further, we can extend definition to vector signals.

**Definition 3.1.5** (Gate). A device G with input  $\vec{x}$  and output  $\vec{y}$  is a gate if there is a function  $g: \mathbb{R}^n \to \mathbb{R}^k$  such that:

$$\exists \Delta > 0 : \forall x_0, t_0 \in \mathbb{R}, \ [\forall t \in [t_0 - \Delta, t_0], \ x(t) = x_0] \Rightarrow y(t_0) = g(x_0)$$

in that case, g is called the static transfer function of G. We also require continuity of g (cf. Calculus I).

**Definition 3.1.6** (Combinational Gates). A gate G with input  $\vec{x}$  and output  $\vec{y}$  is a combinational gate if:

$$\exists \Delta > 0 : \forall \vec{x}(t) \in \mathbb{R}^n, t_1, t_2 \in \mathbb{R},$$
$$[\exists \vec{b}_x \in \mathbb{R}^n : \forall t \in [t_1, t_2], \ dig_{in}(\vec{x}(t)) = \vec{b}_x] \Rightarrow$$
$$[\exists \vec{b}_y \in \mathbb{R}^n : \forall t \in [t_1 + \Delta, t_2], \ dig_{out}(\vec{y}(t)) = \vec{b}_y]$$

Observe the static transfer function g satisfies:  $\forall \vec{x} \in \mathbb{R}^n$ ,  $dig_{in}(\vec{x}) \in \{0,1\}^n \Rightarrow dig_{out}(g(\vec{x})) \in \{0,1\}^k$ . Moreover, since we need to maintain stability, there is a boolean function  $B_g : \{0,1\}^n \to \{0,1\}^k$  such that  $\forall \vec{x} \in \mathbb{R}^n$ ,  $dig_{in}(\vec{x}) \in \{0,1\}^n \Rightarrow dig_{out}(g(\vec{x})) = B_g(dig_{in}(\vec{x}))$ , which we call the gate G consistent with  $B_g$ .

**Definition 3.1.7** (Propagation Delay). For a gate G, the propagation delay  $t_{pd}$  is such that: If  $\vec{x}$  is stable in  $[t_1, t_2]$ , G is consistent with  $B_g$  in  $[t_1 + t_{pd}, t_2]$ . Analogously, the contamination delay  $t_{cont}$  is such that: If  $\vec{x}$  is stable in  $[t_1, t_2]$ , G is consistent with  $B_g$  in  $[t_2, t_2 + t_{cont}]$ .

#### 3.2 Combinational Circuits

**Remark 3.2.1.** We'll consider a library  $\Gamma$  of commutative n:1 gates.

**Definition 3.2.2** (Terminals). For a gate G, define the set of terminals:  $terminals(G) = \{in(G)_i\}_{i=1}^{IN(g)} \cup \{out(G)_i\}_{i=1}^{OUT(g)}$ , where  $in(G)_i$  are input ports of G and  $out(G)_i$  are output ports. We define an input gate as a gate with zero inputs and one output, denoted  $(IN, x_i)$ , where  $x_i$  is the name of the output signal. Analogously, an output gate as a gate with zero outputs and one input, denoted  $(OUT, y_i)$ , where  $y_i$  is the name of the input signal. There are ways to communicate with the external world and modularize our designs. We call the set of input and output gates the library IO.

**Definition 3.2.3** (Wires and Nets). A wire is a connection between two terminals (of different gates), which in the zero noise model, makes the signals are both ends equal. A net is a subset of terminals which are connected by wires. If N is connected to an input gate of G, then N feeds G, and if it's connected to output, N is fed by G. Moreover, a net is called simple if:

- (i) N is fed by exactly one output terminal
- (ii) N feeds at least one input terminals

**Definition 3.2.4** (Netlist). A netlist is a tuple  $H = (V, \pi, N_s)$ , where V is a set of nodes,  $\pi : V \to \Gamma \cup IO$  is a labeling function, and  $N_s$  is a set of nets over terminals $(V, \pi) = \{(v, t) \mid v \in V, t \in terminals(\pi(v))\}$ , and we require they are pairwise disjoint (its a partition). This gives all the information to construct a circuit.

**Remark 3.2.5.** If all nets in a netlist  $H = (V, \pi, N_s)$  are simple, we can construct a directed graph  $DG(H) = (V, E_H)$  as follows, for  $N = \{t, t_1, \dots, t_k\} \in N_s$ , where t is input terminal of v and  $t_i$  are output terminals of  $v_i$ , define  $\{(v, v_i)\}_{i=1}^k \subseteq E_H$ .

**Lemma 3.2.6.** Given a directed graph G = (V, E) and a labeling  $\pi : V \to \Gamma \cup IO$ , where  $\Gamma$  is commutative, there is a netlist  $H_G = (V, \pi, N)$  (with every net simple) such that  $DG(H_G) = G$ .

*Proof.* For  $u \in V$  define

$$N_u = \{(u, out(\pi(u)))\} \cup \begin{cases} (v, \pi(v)) & \text{if } \pi(v) \in IO \\ (v, in(\pi(v))_i) & \text{otherwise} \end{cases} (u, v) \in E$$

and i is whatever since  $\Gamma$  is commutative, but we can be systematic by using topological ordering, for example (if it exists). Then,  $N = \{N_u \mid u \in V\}$  is a set of nets over  $terminals(V, \pi)$ .

**Definition 3.2.7.** A netlist  $H = (V, \pi, N_s)$  is a combinational circuit if:

- (i) Every net in  $N_s$  is simple;
- (ii) Every terminal in terminals  $(V, \pi)$  belongs to exactly one net in  $N_s$ ;
- (iii) The directed graph DG(H) is acyclic.

We denote a combinational circuit by  $\mathbb{C}$ .

#### **Algorithm 10** Simulation, for $\mathbb{C} = (V, \pi, N_s)$ with input $\vec{x}$

```
(v_1, v_2, \cdots, v_n) \leftarrow TS(DG(\mathbb{C}))
for 1 \le i \le n do
     if \deg_{\mathrm{in}}(v_i) = 0 then
           (\text{IN}, x_i) \leftarrow \pi(v_i)
           return B_{v_i}(\vec{x}) = x_i and t_{pd}(v_i) = 0
     else if \deg_{in}(v_i) = 1 then
           v_j:(v_j,v_i)\in E_{\mathrm{DG}(\mathbb{C})}
           if \pi(v_i) = (\text{OUT}, y) then
                return B_{v_i}(\vec{x}) = B_{v_i}(\vec{x}) and t_{pd}(v_i) = t_{pd}(v_j)
           else
                return B_{v_i}(\vec{x}) = B_{\pi(v_i)}(B_{v_i}(\vec{x})) and t_{pd}(v_i) = t_{pd}(v_i) + t_{pd}(\pi(v_i))
           end if
     else d = \deg_{\mathrm{in}}(v_i) \geq 2
           v_{j_k}:(v_{j_k},v_i)\in E_{\mathrm{DG}(\mathbb{C})}
           return B_{v_i}(\vec{x}) = B_{\pi(v_i)}(B_{v_{j_1}}(\vec{x}), \cdots, B_{v_{j_d}}(\vec{x}))
           and t_{pd}(v_i) = \max \{t_{pd}(v_{ik}) | 1 \le k \le d\} + t_{pd}(\pi(v_i))
     end if
end for
```

**Theorem 3.2.8.** Given a boolean formula  $\varphi \in \mathcal{BF}(\{X_1, \dots, X_n\}, \mathcal{C})$ , there is a combinational circuit  $\mathbb{C}_{\varphi}$  that is consistent with  $B_{\varphi}$ .

*Proof.* Define  $DG(\mathbb{C}_{\varphi})$ :

- For each  $1 \le i \le n$  merge all sources in  $G_{\varphi}$  labeled  $X_i$  into a new source  $u_i$  with  $\pi_{\mathbb{C}}(u_i) = (\text{IN}, x_i)$ .
- Add a vertex y with the arc  $(r(G_{\varphi}), y)$  and label  $\pi_{\mathbb{C}}(y) = (\text{OUT}, y)$ .

Since, we only merged vertices and added one outgoing arc to the root, the resulting directed graph is acyclic. Moreover, we can the reconstruct of the combinational circuit (cf. 3.2.6).

**Theorem 3.2.9** (Simulation Theorem). Suppose  $\{x_i(t)\}_{i=1}^k$  are stable at  $[t_1, t_2]$  and are inputs to  $\mathbb{C} = (V, \pi, N_s)$ . Then  $\forall v \in V$ ,

$$\exists t_{pd}(v) \in \mathbb{R}, B_v : \{0, 1\}^k \to \{0, 1\} : \forall t \in [t_1 + t_{pd}(v), t_2], \ v(t) = B_v(\vec{x}(t))$$

Moreover, they are given by algorithm 10.

*Proof.* Follows from the algorithm by induction and the definition of combinational gate on the propagation delay.  $\Box$ 

**Remark 3.2.10.** The algorithm 10 does not depend on the topological sorting.

#### 3.3 Cost and Delay Analysis

**Definition 3.3.1** (Cost and Delay of Combinational Circuit). For  $\mathbb{C}$  =  $(V, \pi, N_s)$ . For  $c: \Gamma \to \mathbb{R}^{\geq 0}$  a cost function of each gate (inputs and outputs usually have zero cost), define:

**Definition 3.3.2.** For  $B: \{0,1\}^n \to \{0,1\}$ , let  $B_{|x_i=\sigma}: \{0,1\}^{n-1} \to \{0,1\}$  such that:  $B_{|x_i=\sigma}(X) = B(X[0:i] \circ \sigma \circ X[i:n-2])$ . Define:

cone(B) = 
$$\{i \in \{0, \dots, n-1\} \mid B_{|x_i=0} \not\equiv B_{|x_i=1}\}$$

Moreover, if we write  $flip_i: \{0,1\}^n \to \{0,1\}^n$ :

$$flip_i(X)[j] = \begin{cases} X[j] & \text{if } j \neq i \\ NOT(X[j]) & \text{if } j = i \end{cases}$$

then cone(B) =  $\{i \in \{0, \dots, n-1\} \mid \exists v \in \{0, 1\}^n : B(v) \neq B(flip_i(v))\}$ 

**Lemma 3.3.3.** cone(B) =  $\emptyset$  iff B is a constant function.

*Proof.* We prove both directions.

- $(\Rightarrow)$  By contrapositive,  $\exists u, v \in \{0,1\}^n : f(u) = 0$  and f(v) = 1. Take a path  $u \to u_1 \to \cdots u_k \to v$  that scans from LSB to MSB, and flips that bits of u to match v. Then, there are  $u_i, u_{i+1}$  such that  $f(u_i) = 0$  and  $f(u_{i+1}) = 1$ , and, by definition,  $u_{i+1} = flip_i(u_i)$ , for some j.
- $(\Leftarrow)$  Trivial from the definition.

**Theorem 3.3.4** (Linear Cost). Let  $\mathbb{C}$  be a combinational circuit that implements  $B: \{0,1\}^n \to \{0,1\}$ . If the fan-in of every gate in  $\mathcal{C}$  is at most 2, then:

$$c(\mathbb{C}) \ge \# \operatorname{cone}(B) - 1$$

*Proof.* We omit the proof for it is a bit long, and you can find it in the book.

**Theorem 3.3.5** (Logarithmic Delay). Let  $\mathbb{C}$  be a combinational circuit that implements  $B: \{0,1\}^n \to \{0,1\}$ . If the fan-in of every gate in  $\mathcal{C}$  is at most k, then:

$$d(\mathbb{C}) \ge \log_k \Big( \# \operatorname{cone}(B) \Big)$$

*Proof.* We omit the proof for it is a bit long, and you can find it in the book.  $\hfill\Box$ 

## 3.4 Tree Circuit Designs

**Definition 3.4.1.** A combinational circuit  $\mathbb{C} = (G, \pi)$  is OR-TREE(n) if:

- (i) G is a rooted tree with n sources;
- (ii) If v is not a source nor a sink,  $\pi(v) = OR$ .

**Example 3.4.2.** The only or-tree(2) is: With cost c(2) = 1 and delay d(2) = 1.



**Lemma 3.4.3.** Every OR-TREE(n) implements OR<sub>n</sub>.

Proof. Let  $G_1$  and  $G_2$  be trees hanging from v such that  $(v, r(G)) \in E$  (remember,  $\pi(r(G))$  is an output gate). By induction  $G_i$  implements  $\operatorname{OR}_{n_i}$  and by substitution,  $y = \operatorname{OR}(\operatorname{OR}_{n_1}(x[n_1 - 1 : 0]), \operatorname{OR}_{n_2}(x[n - 1 : n_1])) = \operatorname{OR}_n(x[n - 1 : 0])$  since OR is associative.

**Design 3.4.4** (Tree Linear Recursion). We design an OR-TREE(n) recursively as follows:



- (i) Cost:  $c(n) = (n-1) \cdot c(OR)$
- (ii) Delay:  $d(n) = (n-1) \cdot d(OR)$

*Proof.* We write the recurence equations:

- (i) Cost: for n > 2:  $c(n) = c(n-1) + c(OR) = (n-1) \cdot c(OR)$ , follows by induction.
- (ii) Delay: for n > 2:  $d(n) = d(n-1) + d(OR) = (n-1) \cdot d(OR)$ , follows by induction.
- (iii) Correctness: 3.4.3.

**Lemma 3.4.5.** c(OR-TREE(n)) = n - 1 for any design.

Proof. As before, define  $G_i$  and  $n_i$ . Then, by definition,  $c(\text{OR-TREE}(n)) = c(v) + c(\text{OR-TREE}(n_1)) + c(\text{OR-TREE}(n_2))$ . By induction,  $c(\text{OR-TREE}(n)) = 1 + (n_1 - 1) + (n_2 - 1) = (n_1 + n_2) - 1 = n - 1$ .

**Design 3.4.6** (Tree Divide and Conquer). We design an OR-TREE(n) recursively, where  $k = \lfloor n/2 \rfloor$ , as follows:



- (i) Cost:  $c(n) = (n-1) \cdot c(OR)$
- (ii) Delay:  $d(n) = d(oR) \cdot \lceil \log_2(n) \rceil$

*Proof.* First, notice:  $n = \lfloor n/2 \rfloor + \lceil n/2 \rceil$ . We write the recurence equations:

- (i) Cost: for n > 2:  $c(n) = c(\lfloor n/2 \rfloor) + c(\lceil n/2 \rceil) + c(\text{OR}) = (n-1) \cdot c(\text{OR})$ , follows by induction.
- (ii) Delay: for n > 2:  $d(n) = \max \{d(\lfloor n/2 \rfloor), d(\lceil n/2 \rceil)\} + d(OR) = d(OR) \cdot \lceil \log_2(n) \rceil$ , follows by induction and:
  - $n=2k: d(n)=d(\text{OR})\cdot\lceil\log_2(k)\rceil+d(\text{OR})=d(\text{OR})\cdot\lceil\log_2(2k)\rceil=d(\text{OR})\cdot\lceil\log_2(n)\rceil$
  - n = 2k + 1:  $d(n) = d(OR) \cdot \lceil \log_2(k+1) \rceil + d(OR) = d(OR) \cdot \lceil \log_2(2k+2) \rceil = d(OR) \cdot \lceil \log_2(n) \rceil$ , since n is odd  $n \le 2^d \Rightarrow n+1 \le 2^d$ .

(iii) Correctness: 3.4.3.

Hence, the design is asymptotically optimal.

**Remark 3.4.7** (Balanced Tree). A partition (a, b) of n is balanced if a+b=n and  $\max\{\lceil \log_2(a) \rceil, \lceil \log_2(b) \rceil\} = \lceil \log_2(n) \rceil - 1$ . Then, the design:



Will give same delay and cost as 3.4.6. The proof is analogous.

**Remark 3.4.8.** All definitions and designs above work for any associative function.

**Definition 3.4.9** (Bitwise Gates). Let  $\gamma$  be a gate with fan-in 2.

For simplicity, we'll consider  $\gamma = or$ . Then, we write the circuit as follows, where OR(n)is the unique combinational circuit with inputs x[n-1:0] and y[n-1:0] and output z[n-1:0] such that z[i] = OR(x[i], y[i]). Furthermore,

x[n-1:0] y[n-1:0]

- (i) Cost:  $c(n) = n \cdot c(OR)$
- (ii) Delay: d(n) = d(OR)

**Definition 3.4.10** (Array of Gates). Let  $\gamma$  be a gate with fan-in 2.

For simplicity, we'll consider  $\gamma = OR$ . Then, we write the circuit as follows, where OR(m, n)is the unique combinational circuit with inputs R[n-1:0] and Q[m-1:0] and output

$$A[q \cdot n + r] = \text{OR}(R[r], Q[q])$$

- (i) Cost:  $c(m, n) = mn \cdot c(OR)$
- (ii) Delay: d(m,n) = d(OR)

R[n-1:0] $A[q \cdot n + r] = \operatorname{OR}(R[r], Q[q])$   $That is, using 1.3.1, A[k] = \operatorname{OR}\left(R[k \operatorname{mod} n], Q[\lfloor k/n \rfloor]\right).$ Furthermore,

(i) Cost: -'

A[mn - 1:0]

**Example 3.4.11.** For m = 2 and n = 4 the array AND(2, 4) is:



**Definition 3.4.12** (Parallel Prefix Circuit). PPC-OR(n) (eq. for other associative operations) is a combinational circuit with input x[n-1:0] and output y[n-1:0] s.t.:  $y[i] = OR_{i+1}(x[i:0])$ .  $x[0] \leftarrow y[0]$ 

**Example 3.4.13.** The only PPC-OR(2) is: With cost c(2) = 1 and delay d(2) = 1.  $x[1] \bullet$ 

**Lemma 3.4.14.**  $c(PPC-OR(n)) = \Omega(n)$  and  $d(PPC-OR(n)) = \Omega(\log n)$ .

*Proof.*  $\# \operatorname{cone}(B_{y[n]}) = n$  by taking  $\vec{x} = 0^n$  and flipping each bit, hence they are all in the cone. Follows from 3.3.4 and 3.3.5.

**Design 3.4.15.** We design an PPC-OR(n) recursively, where  $n = 2^k$  and we define:  $x_E[i] = x[2i]$  and  $x_O[i] = x[2i+1]$ , as follows:



- (i) Cost:  $c(n) = \Theta(n)$
- (ii) Delay:  $d(n) = \Theta(\log n)$

*Proof.* We write the recurence equations:

(i) Cost: for n > 1:  $c(n) = c(n/2) + n - 1 \le 2n - \log_2(n) - 2$ , by induction, hence,  $c(n) = \Theta(n)$ .

- (ii) Delay: for n>2 :  $d(n)=d(n/2)+2=2\lceil\log_2(n)\rceil-1,$  follows by induction.
- (iii) Correctness: For  $1 \le i \le n-1$ , and let  $x'[i] = OR(x_E[i], x_O[i])$ :
  - (a)  $i = 2j + 1 : y[i] = y[2j + 1] = y_O[j] = OR_{j+1}(x'[j : 0]) = OR_{2j+2}(x[2j + 1 : 0]).$
  - (b)  $i = 2j : y[i] = y[2j] = y_E[j] = OR(x[2j], OR_j(x'[j-1:0])) = OR_{2j+1}(x[2j:0]).$

Hence, the design is asymptotically optimal.

We may rewrite the design as follows:



# 4 Bit Manipulation Designs

### 4.1 Decoders and Encoders

**Definition 4.1.1** (Decoder). DECODER(n) is a combinational circuit with input x[n-1:0] and output  $y[2^n-1:0]$  s.t.:  $y[i] = \begin{cases} 1 & \text{if } \langle \vec{x} \rangle = i \\ 0 & \text{otherwise} \end{cases}$ 

**Example 4.1.2.** The basic decoder(1) is: With  $cost\ c(1) = 1$  and  $delay\ d(1) = 1$ .



**Lemma 4.1.3.**  $c(\text{DECODER}(n)) = \Omega(2^n)$ .

*Proof.* Every two bits are distinct, since for any  $i, j, y[i] \neq y[j]$  for  $\langle \vec{x} \rangle = i$ . Further, every output requires at least one non-trivial gate, since each y[i] = 1 for a unique input.

**Design 4.1.4** (Decorder Divide and Conquer). We design an percorder(n) recursively, where  $k = \left\lceil \frac{n}{2} \right\rceil$ , as follows:



- (i) Cost:  $c(n) = \Theta(2^n)$
- (ii) Delay:  $d(n) = d(OR) \cdot \lceil \log_2(n) \rceil$

- (i) Cost: for n > 1:  $c(n) = c(\lfloor n/2 \rfloor) + c(\lceil n/2 \rceil) + 2^n \Rightarrow 2^n \le c(n) \le 2^{n+1}$ , follows by induction:  $2^{\lfloor n/2 \rfloor} + 2^{\lceil n/2 \rceil} \le 2^{\lceil n/2 \rceil + 1} \le 2^n$ , hence,  $c(n) = \Theta(2^n)$ .
- (ii) Delay: for n > 2:  $d(n) = \max \{d(\lfloor n/2 \rfloor), d(\lceil n/2 \rceil)\} + d(OR) = d(OR) \cdot \lceil \log_2(n) \rceil$ , follows by induction.

(iii) Correctness: For  $i=q\cdot 2^k+r:y[i]=1\Leftrightarrow R[r]=1$  and  $Q[q]=1\Leftrightarrow \langle x[k-1:0]\rangle=r$  and  $\langle x[n-1:k]\rangle=q\Leftrightarrow \langle x[n-1:0]\rangle=q\cdot 2^k+r=i,$  by induction.

Hence, the design is asymptotically optimal.

**Definition 4.1.5** (Encoder). Encoder(n) is a combinational circuit with input  $y[2^n - 1:0]$  (with exactly one bit equal to 1) and output x[n-1:0] s.t.:  $y[\langle \vec{x} \rangle] = 1$  and all other bits of y are zero. We denote encoder be boolean function implemented by encoder(n). For further simplicity, we also require the output to be all zeros if the input is.

Example 4.1.6. The basic encoder(1) is:  
With cost 
$$c(1) = 0$$
 and delay  $d(1) = 0$ .  
 $y[0] \bullet y[1] \bullet x[0]$ 

**Lemma 4.1.7.**  $c(\text{ENCODER}(n)) = \Omega(2^n)$  and  $d(\text{ENCODER}(n)) = \Omega(n)$ .

*Proof.*  $\# \operatorname{cone}(B_{x[0]}) \ge 2^{n-1}$  by taking  $\vec{y} = 0^{2^n}$  and flipping odd-indexed bits, hence they are in the cone. Follows from 3.3.4 and 3.3.5.

**Design 4.1.8** (Encorder Divide and Conquer I). We design an encoder(n) recursively, as follows:



- (i) Cost:  $c(n) = n(2^{n-1} 1) \cdot c(OR)$
- (ii) Delay:  $d(n) = (n-1) \cdot d(OR)$

- (i) Cost: for n > 1:  $c(n) = 2c(n-1) + (2^{n-1}-1) \cdot c(OR) + (n-1) \cdot c(OR) = n(2^{n-1}-1) \cdot c(OR)$ , follows by induction.
- (ii) Delay: for n > 2:  $d(n) = \max\{d(n-1) + d(OR), \lceil \log_2(n) \rceil \cdot d(OR)\} = (n-1) \cdot d(OR)$ , follows by induction.

- (iii) Correctness: We consider, by induction:
  - (a)  $\vec{y} = 0^{2^n}$ , then, by induction hypothesis,  $x = 0^n$ .
  - (a)  $\vec{y} = 0^{-1}$ , we get:  $x[n-2:0] = \text{ENCODER}_{n-1}(\vec{y}_R)$  and x[n-1] = 0. Hence,  $y[\langle \vec{x} \rangle] = y_R[\langle x[n-2:0] \rangle] = 1$ .
  - (c)  $\vec{y}_R = 0^{2^{n-1}}$ , we get:  $x[n-2:0] = \text{ENCODER}_{n-1}(\vec{y}_L)$  and x[n-1] = 1. Hence,  $y[\langle \vec{x} \rangle] = y[2^{n-1} + \langle x[n-2:0] \rangle] = y_L[\langle x[n-2:0] \rangle] = 1$ . where  $\vec{y}_R = y[2^{n-1} - 1:0]$  and  $\vec{y}_L = y[2^n - 1:2^{n-1}]$ .

**Lemma 4.1.9.** If  $\vec{y}$  has no more than one bit equal 1, then:

$$\operatorname{ENCODER}_{n-1}(\operatorname{OR}(\vec{y}_L, \vec{y}_R)) = \operatorname{OR}(\operatorname{ENCODER}_{n-1}(\vec{y}_L), \operatorname{ENCODER}_{n-1}(\vec{y}_R))$$

*Proof.* We consider:

- 1.  $\vec{y} = 0^{2^n}$ , trivial.
- 2.  $\vec{y}_L = 0^{2^{n-1}}$ , we get:  $\text{encoder}_{n-1}(\text{or}(0^{2^{n-1}}, \vec{y}_R)) = \text{encoder}_{n-1}(\vec{y}_R) = \text{or}(\text{encoder}_{n-1}(0^{2^{n-1}}), \text{encoder}_{n-1}(\vec{y}_R))$
- 3.  $\vec{y}_R = 0^{2^{n-1}}$ , we get analogous.

**Design 4.1.10** (Encorder Divide and Conquer II). We design an  $encoder^*(n)$  recursively, as follows:



- (i) Cost:  $c(n) = (2^{n+1} n 3) \cdot c(OR)$
- (ii) Delay:  $d(n) = (n-1) \cdot d(OR)$

- (i) Cost: for n > 1:  $c(n) = c(n-1) + (2^{n-1} 1) \cdot c(OR) + 2^{n-1} \cdot c(OR) = (2^{n+1} n 3) \cdot c(OR)$ , follows by induction.
- (ii) Delay: for n > 2:  $d(n) = \max\{d(n-1) + d(OR), \lceil \log_2(n) \rceil \cdot d(OR)\} = (n-1) \cdot d(OR)$ , follows by induction.

(iii) Correctness: Follows from the previous design and lemma. Hence, the design is asymptotically optimal.  $\Box$ 

**Design 4.1.11** (Encorder Divide and Conquer III). We design an encoder''(n) recursively, as follows:



- (i) Cost:  $c(n) = \Theta(2^n)$
- (ii) Delay:  $d(n) = \Theta(n \log n)$

- (i) Cost: for n > 1:  $c(n) = 2c(n-1) + 2(n-1) \Rightarrow c(n) \leq 2^{n+1}$ , follows by induction.
- (ii) Delay: for n > 2:  $d(n) = \max \{d(n-1) + 1, d(n-1) + \lceil \log_2(n) \rceil \} = d(n-1) + \lceil \log_2(n) \rceil \Rightarrow (n-1) \left[ \log_2(n) 2 \right] \leq d(n) \leq 2n \log_2(n)$ , follows by induction.
- (iii) Correctness: Follows from previous design and special case  $y[2^{n-1}] = 1$ .

#### 4.2 Selectors and Shifters

and output Y s.t.:  $Y = D[\langle \vec{S} \rangle]$ .



**Example 4.2.2.** The basic mux(2:1) (also called a mux gate) is:



(the circ  $\circ$  indicates a negation) With cost c(2) = 4 and delay d(1) = 3. However, one later analysis, we'll consider it a quite, so we normalize c(Mux) and d(MUX). Notice this implements IF(S[0], D[1], D[0]) (cf. 2.2.11).

**Lemma 4.2.3.**  $c(\text{MUX}(n:1)) = \Omega(n)$  and  $d(\text{MUX}(n:1)) = \Omega(\log n)$ .

*Proof.*  $\# \operatorname{cone}(\operatorname{MUX}_n(\vec{D}, \vec{S})) \geq n$  by taking  $\vec{D} = 0^n$  and flipping bit  $\langle S \rangle$ , hence all bits in D are in the cone. Follows from 3.3.4 and 3.3.5.

**Design 4.2.4** (Multiplexer by Decoding). We design a  $\max(n:1)$ :

$$S[k-1:0] \bullet / DECODER(k) / 2^k$$

$$D[n-1:0] \bullet / OR-TREE(2^k) / Y$$

- (i) Cost:  $c(n) = \Theta(n)$
- (ii) Delay:  $d(n) = \Theta(\log n)$

- (i) Cost: for n > 1:  $c(n) = c(\text{DECODER}(k)) + c(\text{AND}(2^k)) + c(\text{OR-TREE}(2^k)) =$  $\Theta(2^k) + \Theta(2^k) + \Theta(2^k) = \Theta(2^k) = \Theta(n).$
- (ii) Delay: for n > 2:  $d(n) = d(\text{DECODER}(k)) + d(\text{AND}(2^k)) + d(\text{OR-TREE}(2^k)) =$  $\Theta(\log k) + \Theta(1) + \Theta(k) = \Theta(k) = \Theta(\log n).$

(iii) Correctness: The output of the decoder is  $A[i] = 1 \Leftrightarrow i = \langle \vec{S} \rangle$ , after bitwise and:  $B[\langle S \rangle] = D[\langle S \rangle]$  and zeros otherwise. Taking or with all the bits, we retrieve  $D[\langle S \rangle]$  since 0 is neutral element of or.

Hence, it is asymptotically optimal.

**Design 4.2.5** (Tree Multiplexer). We design an mux(n : 1) recursively, where  $n = 2^k$ , as follows:



- (i) Cost:  $c(n) = (n-1) \cdot c(\text{MUX})$
- (ii) Delay:  $d(n) = \lceil \log_2(n) \rceil \cdot c(\text{MUX})$

*Proof.* We write the recurence equations:

- (i) Cost: for n > 2:  $c(n) = 2c(n/2) + c(\text{MUX}) = (n-1) \cdot c(\text{MUX})$ , follows by induction.
- (ii) Delay: for n > 2:  $d(n) = d(n/2) + d(\text{MUX}) = \lceil \log_2(n) \rceil \cdot d(\text{MUX})$ , follows by induction.
- (iii) Correctness: Let  $Y_L$  and  $Y_R$  be output of the left and right muxs respectively. By inductive hypothesis,  $Y_L = D[n/2 + \langle S[k-2:0] \rangle]$  and  $Y_R = D[\langle S[k-2:0] \rangle]$ . If:
  - S[k-1] = 0, then  $Y = Y_R = D[\langle S[k-2:0] \rangle] = D[\langle S[k-1:0] \rangle]$ .
  - S[k-1] = 1, then  $Y = Y_L = D[n/2 + \langle S[k-1:0] \rangle] = D[\langle S[k-1:0] \rangle]$ .

Hence, the design also is asymptotically optimal.

Design 4.2.6 (Brute Force Design).

Every boolean function  $B: \{0,1\}^n \to \{0,1\}$ can be implemented by a  $\max(2^n:1)$  as follows: Let  $M[\langle \vec{x} \rangle] = B(\vec{x})$  preset values and



connect  $\vec{x}$  to the selector. Of course, can also implement  $B: \{0,1\}^n \to \{0,1\}^k$  taking bitwise (cf. 3.4.9).

Corollary 4.2.7. For any boolean function  $B: \{0,1\}^n \to \{0,1\}^k$ , the optimal cost and delay:  $c_{opt}(\mathbb{C}_B) = \mathcal{O}(k \, 2^n)$  and  $d_{opt}(\mathbb{C}_B) = \mathcal{O}(n)$ .

**Definition 4.2.8** (Shifter). A combinational circuit  $\mathbb{C}$  is a shifter with inputs x[n-1:0], S[k-1:0] (where  $n=2^k$ ) and output y[n-1:0] s.t.: y[n-1:0] $\langle S \rangle = x[n - \langle S \rangle - 1:0]$  if it's a left shifter and  $y[n - \langle S \rangle - 1:0] = x[n-1:\langle S \rangle]$ if it's a right shifter. A bidirectional shift has another input  $\ell \in \{0,1\}$ , such that it's a left shifter if  $\ell = 1$  and a right shifter if  $\ell = 0$ .

**Theorem 4.2.9** (Peppinger Yao). Let  $\mathbb{C}$  be a shifter, then  $c(\mathbb{C}) = \Omega(n \log n)$ 

**Remark 4.2.10.** For a fixed  $\vec{S}$ , shifting can be done for free (zero cost, zero delay) by relocating wires.

**Definition 4.2.11** (Cyclic Left Shift). Define CLS:  $\{0,1\}^n \to \{0,1\}^n$  as  $\operatorname{CLS}(\vec{x})[j] = x[\operatorname{mod}(j-1,n)].$  We can extend to operations by composition:  $\operatorname{CLS}^k : \operatorname{CLS}^k(\vec{x})[j] = x[\operatorname{mod}(j-k,n)]$  (we also get associativity between the operations).

**Definition 4.2.12** (Cyclic Shifters). A cyclic (barrel) shifter, denoted Barrel-Shifter(n), is a combinational circuit with inputs x[n-1:0], S[k-1:0] (where  $n=2^k$ ) and output y[n-1:0] s.t.:  $\vec{y}$  is a cyclic left shift of  $\vec{x}$  by  $\langle \vec{S} \rangle$  positions,  $y[j] = x[\text{mod}(j - \langle \vec{S} \rangle, n)], \text{ that is, } \vec{y} = \text{CLS}^{\langle \vec{S} \rangle}(\vec{x}) \text{ (cf. 4.2.11). } x[1] \bullet x[0] \bullet$ 



Design 4.2.14 (Brute Force Design). We can implement the cyclic shift by manually changing the wires and selecting in a Mux as follows: Let  $M_i[j] =$  $\text{CLS}^j(\vec{x})[i]$  (cf. 4.2.10,4.2.11) and use the design 4.2.6 with selector  $\vec{S}$ .

- (i) Cost:  $c(n) = \Theta(n^2)$
- (ii) Delay:  $d(n) = \Theta(\log n)$

**Lemma 4.2.15.**  $c(\text{BARREL-SHIFTER}(n)) = \Omega(n)$  and d(BARREL-SHIFTER(n)) = $\Omega(\log n)$ .

*Proof.*  $\# \operatorname{cone}(\operatorname{CLS}^{\langle S \rangle}) = n$  by taking  $\vec{x} = 0^n$  and flipping each bit, hence they are in the cone. Follows from 3.3.4 and 3.3.5.

**Design 4.2.16** (Barrel Shifter in Binary). Let CLS(n, j) be a combinational circuit with inputs x[n-1:0],  $s \in \{0,1\}$  and output y[n-1:0] such that  $\vec{y} = \begin{cases} \text{CLS}^j(\vec{x}) & \text{if } s = 1\\ \vec{x} & \text{if } s = 0 \end{cases} = \text{CLS}^{sj}(\vec{x}), \text{ which we can implement with } M_i[1] = 0$  $\text{CLS}^{j}(\vec{x})[i]$  (cf. 4.2.10,4.2.11) and  $M_{i}[0] = x[i]$  and use the design 4.2.6 with selector s. Then, we design a Barrel-Shifter(n) recursively as follows:

$$\begin{array}{c|c}
n & n \\
\hline
\vec{x} & \text{CLS}(n,1) & \uparrow \\
\hline
S[0] & S[k-2] & S[k-1] & S[k-1]
\end{array}$$

- (i) Cost:  $c(n) = n \log_2(n) \cdot c(\text{MUX})$
- (ii) Delay:  $d(n) = \log_2(n)$

- *Proof.* We write the recurence equations: (i) Cost:  $c(n) = \sum_{j=0}^{k-1} c(\text{CLS}(n, 2^j)) = \sum_{j=0}^{k-1} n = k \cdot n = n \log_2(n)$ . (ii) Delay:  $d(n) = \sum_{j=0}^{k-1} d(\text{CLS}(n, 2^j)) = \sum_{j=0}^{k-1} 1 = k = \log_2(n)$ .
- (iii) Correctness: Composing:  $\vec{y} = \text{CLS}^{\sum_{j=0}^{k-1} S[j] \, 2^j}(\vec{x}) = \text{CLS}^{\langle \vec{S} \rangle}(\vec{x}).$ Hence, it is asymptotically optimal.

**Definition 4.2.17** (Logical Shift). Define the logical left shift: LLS:  $\{0,1\}^n \rightarrow$  $\{0,1\}^n \text{ as } \text{LLS}(\vec{x}) = x[n-2:0] \circ 0. \text{ We can extend: } \text{LLS}^k : \text{LLS}^k(\vec{x}) = x[n-k-1:0] \circ 0.$  $[0] \circ 0^k$ ). Similarly, we define the logical right shift: LLS:  $\{0,1\}^n \to \{0,1\}^n$  as  $LRS(\vec{x}) = 0 \circ x[n-1:1] \text{ and } LRS^k(\vec{x}) = 0^k \circ x[n-1:k].$ 

**Definition 4.2.18** (Logical Shifters). A logical shifter, denoted L-SHIFT(n), is a combinational circuit with inputs x[n-1:0], S[k-1:0] (where  $n=2^k$ ),  $\ell \in \{0,1\}$  and output y[n-1:0] s.t.:  $\vec{y}$  is a logical left shift  $(\ell=1)$  or right shift  $(\ell = 0)$  of  $\vec{x}$  by  $\langle \vec{S} \rangle$  positions,  $\vec{y} = \begin{cases} \text{LLS}^{\langle \vec{S} \rangle}(\vec{x}) & \text{if } \ell = 1 \\ \text{LRS}^{\langle \vec{S} \rangle}(\vec{x}) & \text{if } \ell = 0 \end{cases}$  (cf. 4.2.17).

**Design 4.2.19** (Logical Shifter in Binary). Let LBS(n, j) be a combinational circuit with inputs x[n-1:0],  $s \in \{0,1\}$ ,  $\ell \in \{0,1\}$  and output y[n-1:0]

$$such \ that \ \vec{y} = \begin{cases} \operatorname{LLS}^{j}(\vec{x}) & \text{if } s = 1 \ and \ \ell = 1 \\ \operatorname{LRS}^{j}(\vec{x}) & \text{if } s = 1 \ and \ \ell = 0 \end{cases} = \begin{cases} \operatorname{LLS}^{sj}(\vec{x}) & \text{if } \ell = 1 \\ \operatorname{LRS}^{sj}(\vec{x}) & \text{if } \ell = 0 \end{cases}, \ which$$

we can implement by 4.2.10 and two multiplexers, with selectors  $\ell$  and s. Then, we design a L-SHIFT(n) recursively as follows:

- (i) Cost:  $c(n) = 2n \log_2(n)$
- (ii) Delay:  $d(n) = 2\log_2(n)$

*Proof.* We write the recurence equations:

- (i) Cost:  $c(n) = \sum_{j=0}^{k-1} c(\text{LBS}(n, 2^j)) = \sum_{j=0}^{k-1} 2n = 2k \cdot n = 2n \log_2(n)$ . (ii) Delay:  $d(n) = \sum_{j=0}^{k-1} d(\text{LBS}(n, 2^j)) = \sum_{j=0}^{k-1} 2 = 2k = 2 \log_2(n)$ .
- (iii) Correctness: Composing:

$$\vec{y} = \begin{cases} \sum_{j=0}^{k-1} S[j] \, 2^j(\vec{x}) & \text{if } \ell = 1 \\ \sum_{j=0}^{k-1} S[j] \, 2^j(\vec{x}) & \text{if } \ell = 0 \end{cases} = \begin{cases} \sum_{k=0}^{k-1} S[j] \, 2^j(\vec{x}) & \text{if } \ell = 1 \\ \sum_{k=0}^{k-1} S[j] \, 2^j(\vec{x}) & \text{if } \ell = 0 \end{cases}$$

Hence, it is asymptotically optimal.

**Definition 4.2.20** (Arithmetic Right Shift). Define ARS:  $\{0,1\}^n \to \{0,1\}^n$ as  $ARS(\vec{x}) = x[n-1] \circ x[n-1:1]$ . We can extend:  $ARS^k(\vec{x}) = x[n-1]^k \circ x[n-1:1]$ k].

**Definition 4.2.21** (Arithmetic Shifters). A cyclic (barrel) shifter, denoted ARITH-SHIFT(n), is a combinational circuit with inputs x[n-1:0], S[k-1:0](where  $n=2^k$ ) and output y[n-1:0] s.t.:  $\vec{y}$  is a arithmetic right shift of  $\vec{x}$ by  $\langle \vec{S} \rangle$  positions, that is,  $\vec{y} = ARS^{\langle \vec{S} \rangle}(\vec{x})$  (cf. 4.2.20).

**Design 4.2.22** (Arithmetic Shifter in Binary). Analogous to 4.2.16, we define ARS(n, j) and design:

$$\begin{array}{c|c}
n & n & n \\
\hline
\overrightarrow{x} & ARS(n,1) & 
\end{array}$$

$$\begin{array}{c|c}
n & n \\
\hline
ARS(n,2^{k-2}) & 
\end{array}$$

$$\begin{array}{c|c}
N & ARS(n,2^{k-1}) & 
\end{array}$$

$$\begin{array}{c|c}
N & 
\end{array}$$

$$S[k-2] & S[k-1] & 
\end{array}$$

- (i) Cost:  $c(n) = n \log_2(n)$ (ii) Delay:  $d(n) = \log_2(n)$

 ${\it Proof.}$  Analogous to 4.2.16. Hence, it is asymptotically optimal.

#### 4.3 Addition

**Definition 4.3.1** (Binary Adder).

A binary adder, denoted Adder(n), is a combinational circuit with inputs A[n-1:0], B[n-1:0],  $C[0] \in \{0,1\}$  and outputs S[n-1:0],  $C[n] \in \{0,1\}$  s.t.:

$$A[n-1:0]$$
  $B[n-1:0]$ 
 $C[n]$ 

ADDER $(n)$ 
 $S[n-1:0]$ 

$$\langle \vec{S} \rangle + 2^n \cdot C[n] = \langle \vec{A} \rangle + \langle \vec{B} \rangle + C[0]$$

Further, C[0] is called the carry-in bit and C[n] the carry-out.

**Example 4.3.2.** The basic adder is the full adder FA = ADDER(1) with the following design:



**Design 4.3.3** (Ripple Carry Adder). Denote this design by RPA(n). We design it recursively as follows:



- (i) Cost:  $c(n) = n \cdot c(fa)$
- (ii) Delay:  $d(n) = n \cdot d(fa)$

- (i) Cost:  $c(n) = c(FA) + c(n-1) = n \cdot c(FA)$ .
- (ii) Delay:  $d(n) = d(FA) + d(n-1) = n \cdot d(FA)$ .
- (iii) Correctness:  $\langle \vec{A} \rangle + \langle \vec{B} \rangle + C[0] = 2^{n-1} \Big( A[n-1] + B[n-1] \Big) + \langle A[n-2:0] \rangle + \langle B[n-2:0] \rangle + C[0] = 2^{n-1} \Big( A[n-1] + B[n-1] \Big) + 2^{n-1} C[n-1] + \langle S[n-2:0] \rangle = 2^n C[n] + 2^{n-1} S[n-1] + \langle S[n-2:0] \rangle = 2^n C[n] + \langle \vec{S} \rangle,$  by induction.

Lemma 4.3.4.  $c(ADDER(n)) \ge 2n$  and  $d(ADDER(n)) \ge \log_2(2n+1)$ .

Proof. # cone(ADDER) = 2n + 1 by taking  $\vec{A} = 0^n$  and flipping each bit of B, and vice-versa, hence they are in the cone and so it the carry-in bit. Follows from 3.3.4 and 3.3.5.

Corollary 4.3.5.  $c(ADDER(n)) = \Omega(n)$  and  $d(ADDER(n)) = \Omega(\log n)$ .

**Design 4.3.6** (Conditional Sum Adder). Let  $k = \lceil n/2 \rceil$ . We design it recursively as follows:



- (i) Cost:  $c(n) = \Theta(n^{\log_3 2})$
- (ii) Delay:  $d(n) = d(\text{MUX}) \cdot \lceil \log_2(n) \rceil + d(\text{FA})$

*Proof.* We write the recurence equations:

(i) Cost:  $c(n) = 2c(n-k) + c(k) + (n-k+1) \cdot c(\text{MUX})$  follows from induction.

- (ii) Delay:  $d(n) = \max\{d(n-k) + d(\text{MUX}), d(k)\} = d(\text{MUX}) \cdot \lceil \log_2(n) \rceil + d(\text{FA}).$
- (iii) Correctness:  $\langle \vec{A} \rangle + \langle \vec{B} \rangle + C[0] = 2^k \Big( \langle A[n-1:k] \rangle + \langle B[n-1:k] \rangle \Big) + \langle A[k-1:0] \rangle + \langle B[k-1:0] \rangle + C[0] = 2^k \Big( \langle A[n-1:k] \rangle + \langle B[n-1:k] \rangle \Big) + 2^k C[k] + \langle S[k-1:0] \rangle = 2^n C[n] + 2^k \langle S[n-1:k] \rangle + \langle S[k-1:0] \rangle = 2^n C[n] + \langle \vec{S} \rangle$ , by induction.

**Design 4.3.7** (Compound Adder). A compound adder, denoted COMP-ADDER(n), is a combinational circuit with inputs A[n-1:0], B[n-1:0] and outputs S[n:0], T[n:0] s.t.:

$$\langle \vec{S} \rangle = \langle \vec{A} \rangle + \langle \vec{B} \rangle \quad and \quad \langle \vec{T} \rangle = \langle \vec{A} \rangle + \langle \vec{B} \rangle + 1$$

We design it recursively as follows:



- (i) Cost:  $c(n) = \Theta(n \log n)$
- (ii) Delay:  $d(n) = d(\text{MUX}) \cdot \lceil \log_2(n) \rceil + d(\text{FA})$

- (i) Cost:  $c(n) = c(n-k) + c(k) + 2(n-k+1) \cdot c(\text{MUX})$  follows from induction.
- (ii) Delay:  $d(n) = \max\{d(n-k) + d(\text{MUX}), d(k)\} = d(\text{MUX}) \cdot \lceil \log_2(n) \rceil + d(\text{FA}).$

(iii) Correctness: Analogous to the previous one.

## Example 4.3.8 (Half Adder).

The half adder HA implements ADDER(1) with carry-in C[0] = 0, we get the following design with c(HA) = 2 and d(HA) = 1, we'll consider it a gate, so we normalize c(HA) and d(HA).



**Lemma 4.3.9** (Carry Lookahead). If we can calculate C[n:1] in with linear cost and logarithmic delay, we can implement an ADDER(n) with same asymptotics.

Proof. Observe  $S[i] = (A[i] \oplus B[i]) \oplus C[i]$  and  $c(n) = c_{\text{carry}}(n) + 2n \cdot c(\text{XOR})$  and  $d(n) = d_{\text{carry}}(n) + 2 \cdot d(\text{XOR})$ . That is, the cost of the postprocessing is  $\Theta(n)$  and the delay is  $\Theta(1)$ .

**Design 4.3.10** (Parallel Prefix Adder). In view of the previous lemma, we define an encoding  $\sigma: \{0,1\}^2 \to \{0,1,2\}$  with  $\sigma(a,b) = a + b$ .

We will implement using a half-adder HA, that is, let  $\delta(a,b) = (a \wedge b, a \oplus b)$  (MSB first) and hence:  $\sigma(a,b) = \langle \delta(a,b) \rangle$ . Define an associative operation  $*: \{0,1,2\}^2 \rightarrow \{0,1,2\}$  with the table as follows. Using the previous encoding, this can be implemented by  $(g_1, p_1) * (g_2, p_2) = (g_1 \vee (p_1 \wedge g_2), p_1 \wedge p_2)$ . We design as follows:

| * | 0 | 1 | 2 |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 1 | 0 | 1 | 2 |
| 2 | 2 | 2 | 2 |



- (i) Cost:  $c(n) = \Theta(n)$
- (ii) Delay:  $d(n) = \Theta(\log n)$

*Proof.* We write the recurence equations:

- (i) Cost:  $c(n) = n \cdot c(\text{HA}) + c(\text{PPC} *(n)) + (n-1) \cdot c(\text{XOR}) = \Theta(n)$ .
- (ii) Delay:  $c(n) = d(HA) + d(PPC *(n)) + d(XOR) = \Theta(\log n)$ .
- (iii) Correctness: By the previous lemma, we show G[n-1:0]=C[n:1]. This follows from the definition of \* and interpreting the output of PPC. Hence, it is asymptotically optimal.

**Design 4.3.11** (Carry Saver). A 3: 2 carry save adder, denoted CARRYADD(n), is a combinational circuit with inputs A[n-1:0], B[n-1:0] and outputs S[n-1:0] and C[n:0] such that  $\langle \vec{A} \rangle + \langle \vec{B} \rangle = \langle \vec{S} \rangle + \langle \vec{C} \rangle$ . We can implement it very simply by taking FA(n) to give S[n-1:0] and C[n:1], where C[0]=0.

Corollary 4.3.12. We can implement an adder of k strings, by "saving" the carry until the end.

**Definition 4.3.13** (Signed Adder). A signed binary adder, denoted s-ADDER(n), is a combinational circuit with inputs  $A[n-1:0], B[n-1:0], C[0] \in$  $\{0,1\}$  and outputs S[n-1:0], over  $\in \{0,1\}$ , neg  $\in \{0,1\}$  s.t. given

$$\sigma = \begin{bmatrix} \vec{A} \end{bmatrix} + \begin{bmatrix} \vec{B} \end{bmatrix} + C[0], \text{ let:}$$

$$(i) \text{ ovf} = \begin{cases} 0 & \text{if } -2^{n-1} \le \sigma \le 2^{n-1} - 1\\ 1 & \text{otherwise} \end{cases}$$

$$(ii) \text{ If ovf} = 0 \Rightarrow \begin{bmatrix} \vec{S} \end{bmatrix} = \sigma$$

(iii) NEG = 
$$\begin{cases} 0 & \text{if } \sigma \ge 0 \\ 1 & \text{if } \sigma < 0 \end{cases}$$

**Design 4.3.14** (Two's Complement Adder). First, note:  $C[i] = (A[i] \oplus A[i])$  $B[i]) \oplus S[i]$ , so we have access to C[n-1], and we suppose we use a Carry-Lookahead adder, so we have to do no extra calculation.



The asymptotics are the same as the adder, that is, linear cost and logarithmic delay.

*Proof.* Correctness: We know, from correctness of the adder, that

$$\langle S[n-2:0] \rangle + 2^{n-1} \cdot C[n-1] = \langle A[n-2:0] \rangle + \langle B[n-2:0] \rangle + C[0]$$

$$= \sigma + 2^{n-1} \cdot \left( A[n-1] + B[n-1] \right)$$

 $\Rightarrow \sigma = -2^{n-1} \cdot \Big(A[n-1] + B[n-1] - C[n-1]\Big) + \langle S[n-2:0] \rangle. \text{ Observe, taking the last bit in the adder: } 2 \cdot C[n] + S[n-1] = A[n-1] + B[n-1] + C[n-1] \text{ we get:}$ the last bit in the adder:  $2 \cdot C[n] + S[n-1] - I_1[n-1] + S[n-1] + S[n-1] = I_1[n-1] + S[n-1] = I_1[n-1] + S[n-1] = I_1[n-1] = I_1$ INV(S[n-1]) by considering the last bit in the adder, as before. Therefore, we get: Neg = ovf  $\oplus$   $S[n-1] = C[n] \oplus (A[n-1] \oplus B[n-1])$ 

**Remark 4.3.15.** In either case, ignoring the overflow,  $[\vec{S}] = \sigma \pmod{2^n} =$  $[\vec{A}] + [\vec{B}] + C[0] \pmod{2^n}$  where we choose the remainder between  $-2^{n-1} \le r \le 2^{n-1} - 1$ .

**Definition 4.3.16** (Adder-Subtractor). A adder/subtractor, denoted ADD-SUB(n), is a combinational circuit with inputs A[n-1:0], B[n-1:0], sub  $\in$  $\{0,1\}$  and outputs S[n-1:0], over  $\{0,1\}$ , neg  $\{0,1\}$  s.t. given  $\sigma = \begin{cases} [\vec{A}] + [\vec{B}] & \text{if } sub = 0\\ [\vec{A}] - [\vec{B}] & \text{if } sub = 1 \end{cases}, \text{ let:}$   $(i) \text{ ovf} = \begin{cases} 0 & \text{if } -2^{n-1} \le \sigma \le 2^{n-1} - 1\\ 1 & \text{otherwise} \end{cases}$ 

(i) OVF = 
$$\begin{cases} 0 & if -2^{n-1} \le \sigma \le 2^{n-1} - 1\\ 1 & otherwise \end{cases}$$

(ii) If over 
$$0 \Rightarrow [\vec{S}] = \sigma$$

(iii) NEG = 
$$\begin{cases} 0 & \text{if } \sigma \ge 0 \\ 1 & \text{if } \sigma < 0 \end{cases}$$

**Design 4.3.17.** We use the previous design in the following manner:



Proof. Follows from 1.3.11

**Definition 4.3.18** (Comparator). A comparator, denoted Compare(n), is a combinational circuit with inputs A[n-1:0], B[n-1:0], and output (GT, EQ, LT), s.t.

$$(GT, EQ, LT) = \begin{cases} (1,0,0) & \text{if } \begin{bmatrix} \vec{A} \end{bmatrix} > \begin{bmatrix} \vec{B} \end{bmatrix} \\ (0,1,0) & \text{if } \begin{bmatrix} \vec{A} \end{bmatrix} = \begin{bmatrix} \vec{B} \end{bmatrix} \\ (0,0,1) & \text{if } \begin{bmatrix} \vec{A} \end{bmatrix} < \begin{bmatrix} \vec{B} \end{bmatrix} \end{cases}$$

**Design 4.3.19** (Comparator by Addition). We use subtraction, as desgined above as follows:



*Proof.* Notice  $Z = 0 \Leftrightarrow \vec{S} = 0^n$ :

$$(GT, EQ, LT) = \begin{cases} (1,0,0) & \text{if } \sigma > 0 \\ (0,1,0) & \text{if } \sigma = 0 = \\ (0,0,1) & \text{if } \sigma < 0 \end{cases} \begin{cases} (1,0,0) & \text{if } \text{NEG} = 0 \text{ and } Z = 1 \\ (0,1,0) & \text{if } Z = 0 \text{ and ovf} = 0 \\ (0,0,1) & \text{if } \text{NEG} = 1 \end{cases}$$

# 5 Syncronous Circuits

## 5.1 Flip Flops and Memory

**Definition 5.1.1** (Clocks and Flip Flops).

Define a global input CLK that partition the time into steps, where we denote  $t \in \mathbb{N}$  the t-th partition (called clock cycles). A flip-flop is a circuit FF that stores the input for the next clock cycle. That is, given input D(t), the output obeys: Q(t+1) = D(t).



CLK

Q

**Design 5.1.2** (Clock-Enabled Flip Flop). A clock-enabled flip flop, denoted CE-FF, is a combinational circuit with inputs D(t), CE(t), and output

$$Q(t+1) = \begin{cases} D(t) & \text{if } CE(t) = 1\\ Q(t) & \text{if } CE(t) = 0 \end{cases}$$

**Remark 5.1.3** (Parallel Load Register). We can bitwise extend a clock enabled flip flop CE-FF(n), what we call a parallel load register.

**Design 5.1.4** (Shift Register). A shift register shift-reg(n) is a (synchronous) circuit with inputs D[0](t) and clock CLK and output Q[n-1](t) such that Q[n-1](t+n) = D[0](t). We design recursively as follows:



**Design 5.1.5** (Memory Cell). A memory cell MEM is a (synchronous) circuit with inputs  $D_{in}(t)$ ,  $R/\overline{W}(t)$ , SEL(t) and clock CLK and output  $D_{out}(t)$  such that: Let M(t) denote the state at cycle t (initialized as M(0) = 0), then:

that: Let 
$$M(t)$$
 denote the state at cycle  $t$  (initialized as  $M(0) = 0$ ), then:
$$D_{out}(t) = M(t) \text{ and } M(t+1) = \begin{cases} D_{in}(t) & \text{if } \text{SEL}(t) = 1 \text{ and } R/\overline{W}(t) = 0 \\ M(t) & \text{otherwise} \end{cases}.$$

We design by using a ce-ff with  $ce = sel \land \neg R/\overline{W}$ .

Definition 5.1.6 (RAM). A Random Access Memory RAM $(2^n)$  is a (synchronous) circuit with inputs  $D_{in}(t)$ ,  $R/\overline{W}(t)$ , address [n-1:0](t) and clock CLK and output  $D_{out}(t)$  such that: Let  $M[2^n-1:0](t)$  denote the state at cycle t (initialized as  $M(0)=0^{2^n}$ ), then:  $D_{out}(t)=M[\langle \text{Address} \rangle](t)$  and  $M[i](t+1)=\begin{cases} D_{in}(t) & \text{if } i=\langle \text{Address} \rangle \text{ and } R/\overline{W}(t)=0\\ M[i](t) & \text{otherwise} \end{cases}$ 

**Design 5.1.7** (RAM with Cells). We use  $2^n$  memory cells, which we denote  $M(2^n)$ , to design RAM $(2^n)$  as follows:



designing it similar to 4.2.4.

*Proof.* Correctness: SEL input will filter the operations given in the memory cell due to the decoder. At the end, the MUX will only output the address into  $D_{\text{out}}$ . The final MUX is not facultative, since the read operation comprises it's precise use.

#### 5.2 Finite State Machines

**Definition 5.2.1** (FSM). An FSM is a tuple  $\mathcal{A} = (Q, \Sigma, \Delta, \delta, \lambda, q_0)$  where:

- (i) Q is the set of all possible states;
- (ii)  $\Sigma$  is the input alphabet;
- (iii)  $\Delta$  is the output alphabet;
- (iv)  $\delta: \Sigma \times Q \to Q$  is the transition function;
- (v)  $\lambda : \Sigma \times Q \to \Delta$  is the output function;
- (vi)  $q_0 \in Q$  is the initial state.

Given an input sequence  $\{x_i\}_{i=0}^{n-1}$  (over the alphabet  $\Sigma$ ), the sequence of states is defined:  $q_{i+1} = \delta(x_i, q_i)$  and the outputs are:  $y_i = \lambda(x_i, q_i)$  (which are over the alphabet  $\Delta$ ).

**Definition 5.2.2** (State Diagram). Given an FSM  $\mathcal{A} = (Q, \Sigma, \Delta, \delta, \lambda, q_0)$  we define a directed graph  $G_{\mathcal{A}} = (V_{\mathcal{A}}, E_{\mathcal{A}})$ , where  $V_{\mathcal{A}} = Q$  and

$$E_{\mathcal{A}} = \{ (q, \delta(q, x)) \mid q \in Q \text{ and } x \in \Sigma \}$$

Further, we label the edges  $(x, \lambda(q, x))$  (sometimes we denote  $x/\lambda(q, x)$ ). Moreover, we denote  $q_0$  by a double circle.

## Example 5.2.3.

This a state diagram for a counter modulo 4: First we define  $Q = \Delta = \{0, 1, 2, 3\}$  and  $\Sigma = \{0, 1\}$ . And the function are:

$$\delta(x,q) = \lambda(x,q) = (q+x) \mod 4$$

0/0 0 1/1 1/2 0/3 3 1/3 2 0/2

**Definition 5.2.4.** A synchronous circuit is a circuit  $\mathbb{C}$  in the following form:



where  $\mathbb{C}'$  is a combinational circuit. That is, the CLK input only feeds flip flops and if we remove the flip flops, replacing D ports by output gates and Q ports by input gates, we get a combinational circuit.

**Definition 5.2.5.** The canonical form of a combinational circuit is as follows:



which is similar to the definition, with maybe some duplication necessary.

**Theorem 5.2.6.** Every synchronous circuit implements a FSM (synthesis) and every FSM can be implemented as a synchronous circuit (analysis).

*Proof.*  $\mathbb{C}_{\lambda}$  implements  $\lambda$  and  $\mathbb{C}_{\delta}$  implements  $\delta$  in the following way:

(Synthesis) Since the sets Q,  $\Sigma$  and  $\Delta$  are finite, there are injective functions:

$$\rho: Q \to \{0,1\}^k$$
,  $\sigma: \Sigma \to \{0,1\}^n$  and  $\tau: \Delta \to \{0,1\}^m$ . Define:

$$B_{\delta}(\rho(q), \sigma(x)) = \rho(\delta(q, x))$$
 and  $B_{\lambda}(\rho(q), \sigma(x)) = \tau(\lambda(q, x))$ 

Notice this may not define  $B_{\delta}: \{0,1\}^k \times \{0,1\}^n \to \{0,1\}^k$  and  $B_{\lambda}: \{0,1\}^k \times \{0,1\}^n \to \{0,1\}^m$  uniquely.

(Analysis) Let  $Q = \{0,1\}^k$ ,  $\Sigma = \{0,1\}^n$  and  $\Delta = \{0,1\}^m$ , further, let  $\delta$  be the function implemented by  $\mathbb{C}_{\delta}$  and  $\lambda$  be the function implemented by  $\mathbb{C}_{\lambda}$ . Lastly,  $q_0$  is the value which the flip flops are initialized.

Together with 11, we get the states of the flip flops  $S_i = \phi(q_i)$ .

# **Algorithm 11** Simulation, for $(\mathbb{C}_{\delta}, \mathbb{C}_{\lambda}, \vec{S}_0)$ with inputs $\{\vec{x}_i\}_{i=1}^n$

$$\begin{aligned} & \textbf{for } 0 \leq i \leq n-1 \textbf{ do} \\ & \vec{y_i} \leftarrow \text{SIM}(C_{\lambda}, \vec{x_i}, \vec{S_i}) \\ & \vec{NS_i} \leftarrow \text{SIM}(C_{\delta}, \vec{x_i}, \vec{S_i}) \\ & \vec{S_{i+1}} \leftarrow \vec{NS_i} \\ & \textbf{end for} \end{aligned}$$

**Design 5.2.7** (Parallelization). Suppose we have a synchronous circuit that takes inputs  $\{x_i\}_{i=1}^n$  and outputs  $\{y_i\}_{i=1}^n$ , and we want to implement a combinational circuit that taking in x[0:n-1] and outputs y[0:n-1] with the same functionality. We apply the following:

- Let  $\delta_i(q) = \delta(q, x_i)$  partial application (currying). Then,  $\forall 0 \leq j \leq n-1$ , we get:  $q_{j+1} = \delta_j \circ \delta_{j-1} \circ \cdots \circ \delta_0(q_0)$ .
- Let  $\mathcal{F} \subseteq \{f : \{0,1\}^k \to \{0,1\}^k\}$ , where k is the number of flip flops in the synchronous circuit, such that  $\{\delta_0, \delta_1, \dots, \delta_{n-1}\} \subseteq \mathcal{F}$  and  $\mathcal{F}$  is closed under composition.
- We encode  $\varphi : \mathcal{F} \to \{0,1\}^f$ . Let  $\star$  be an (associative) operation on  $\{0,1\}^f$  such that:  $\varphi(f \circ g) = \varphi(f) \star \varphi(g)$ .
- Then, let  $\pi_j = \varphi(\delta_j) \star \varphi(\delta_{j-1}) \star \cdots \star \varphi(\delta_0)$ . We can implement this by Parallel Prefix Calculation of  $\star$ .
- Lastly, we implement a function applicator:  $\psi(\varphi(f)) = f(q_0)$ . Then,  $y_i = \lambda(\psi(\pi_i), x_i)$ .

# 6 Simplified DLX

#### 6.1 Instruction Set Architecture

**Definition 6.1.1.** We define the structures:

- Registers:
  - 1. 32 General Purpose Registers (GPRs), denoted R0-R31. All registers are directly manipulated by the program, however, we require  $R0 = 0^{32}$  always (cannot be altered).
  - 2. Program Counter (PC)
  - 3. Instruction Register (IR)
  - 4. Memory Address Register (MAR)
  - 5. Memory Data Register (MDR)
- Memory: An array  $M[0:2^{32}-1]$  of words (32 bits or 4 bytes), such that each element M[i] holds a word. We implement it as RAM, so we allow two operations:
  - 1. Write:  $M[\langle MAR \rangle] \leftarrow MDR$
  - 2. Read:  $MDR \leftarrow M[\langle MAR \rangle]$

**Definition 6.1.2** (Instructions). We define two types of instructions in (our dialect of) Assembly:

| Type           | Instruction     |            |        | Encoding |        |     |     |    |   |      |
|----------------|-----------------|------------|--------|----------|--------|-----|-----|----|---|------|
| Ltwo           | I type on DD DG | DS1        | imm    | 6        | 5      | 5   | 16  |    |   |      |
| I-type op RD F | 1631            | TOI IIIIII | opcode | RS1      | RD     | imm |     |    |   |      |
| D type         | on              | DD         | DC1    | RS2      | 6      | 5   | 5   | 5  | 5 | 6    |
| R-type op      | ор              | пр         | ты     |          | opcode | RS1 | RS2 | RD | X | func |

where "op" is a mnemonic we'll define for each operation and imm is a 16 bit integer. After every instruction (except some special ones we'll define) we increment the program counter by  $1 \pmod{32}$ .

**Definition 6.1.3** (Load and Write). We define the instructions:

| Instruction |    |     |     | Semantics            |
|-------------|----|-----|-----|----------------------|
|             |    |     |     | RD:=M[sext(imm)+RS1] |
| sw          | RD | RS1 | imm | M[sext(imm)+RS1]:=RD |

Where sext is sign extension (cf. 1.3.12). The calculation is (technically) done by effective address:  $ea = \langle RS1 \rangle + [imm] \mod 2^{32}$ . The effective address is store on MAR (after) the calculation. The data is then loaded in MDR before the transfers.

**Definition 6.1.4** (Arithmetic Instructions). We define the instructions:

| Instru                | action |     |     | Semantics                    |
|-----------------------|--------|-----|-----|------------------------------|
| addi                  | RD     | RS1 | imm | RD:=RS1+sext(imm)            |
| slti                  | RD     | RS1 | imm | RD := (RS1 < sext(imm))      |
| seqi                  | RD     | RS1 | imm | RD := (RS1 = sext(imm))      |
| $\operatorname{sgti}$ | RD     | RS1 | imm | RD := (RS1 > sext(imm))      |
| slei                  | RD     | RS1 | imm | $RD := (RS1 \le sext(imm))$  |
| $\operatorname{snei}$ | RD     | RS1 | imm | $RD := (RS1 \neq sext(imm))$ |
| sgei                  | RD     | RS1 | imm | $RD:=(RS1 \ge sext(imm))$    |
| sll                   | RD     | RS1 |     | RD:=RS1 << 1                 |
| $\operatorname{srl}$  | RD     | RS1 |     | RD:=RS1 >> 1                 |
| add                   | RD     | RS1 | RS2 | RD:=RS1 + RS2                |
| $\operatorname{sub}$  | RD     | RS1 | RS2 | RD:=RS1 - RS2                |
| and                   | RD     | RS1 | RS2 | $RD:=RS1 \land RS2$          |
| or                    | RD     | RS1 | RS2 | $RD:=RS1 \lor RS2$           |
| xor                   | RD     | RS1 | RS2 | $RD:=RS1 \oplus RS2$         |

**Definition 6.1.5** (Branch and Jump). The instruction that is executed by the hardware is at line number stored by PC. Hence, we define the instructions:

| Instruction |            |         | Semantics         |                                         |                 |  |  |
|-------------|------------|---------|-------------------|-----------------------------------------|-----------------|--|--|
| hogz        | DC1        | imm     | PC= <             | PC+1+sext(imm) PC+1 PC+1+sext(imm) PC+1 | if $RS1 = 0$    |  |  |
| bedz 1      | 1001       |         |                   | PC+1                                    | if $RS1 \neq 0$ |  |  |
| bnoz        | DC1        | imm     | $ _{\mathrm{PC}}$ | $\int PC+1+sext(imm)$                   | if $RS1 \neq 0$ |  |  |
| DHEZ        | 1001       | 1111111 | 10-1              | PC+1                                    | if $RS1 = 0$    |  |  |
| jr          | RS1<br>RS1 |         | PC=RS1            |                                         |                 |  |  |
| jalr        | RS1        |         | R31=PC+1; PC=RS1  |                                         |                 |  |  |

we take those expressions mod  $2^{32}$ . This allows us to jump between program instructions and create if statements and loop.

**Design 6.1.6** (For Loop). We implement the following C code in DLX:

```
int sum = 0, N = 10;
for(int i = 0; i < N; i++){
    sum += i;
}</pre>
```

We use the following data binding:

| Variable | sum | i  | N  | temp | i < N |
|----------|-----|----|----|------|-------|
| Register | R1  | R2 | R3 | R4   | R5    |

The assembly code becomes:

```
addi R1 R0 0
              ; sum = 0
addi R3 R0 10 ; N = 10
addi R2 R0 0
     R4 R3 R2
              ; temp = N - i
sgti R5 R4 0
beqz R5
         3
              ; for loop
     R1 R1 R2 ; sum += i
              ; i++
addi R2 R2 1
beqz R0 -6
              ; for loop
halt
```

**Design 6.1.7** (Array Indexing). We implement the following C code in DLX:

```
int sum = 0, N = 10, *A;
for(int i = 0; i < N-1; i++){
   if (A[i] < A[i+1]) {
      sum++;
   }
}</pre>
```

Say the begging of the array A is stored at address indexed 30. We use the following data binding:

| Variable | sum | i  | N  | A  | temp | comp | A+i | A[i] | A[i+1] |
|----------|-----|----|----|----|------|------|-----|------|--------|
| Register | R1  | R2 | R3 | R4 | R5   | R6   | R7  | R8   | R9     |

The assembly code becomes:

```
addi
             R1
                  RO
                        0 ; sum = 0
                       10 \; ; \; N = 10
      addi
             R3
                  RO
      addi
                       30 \; ; \; A \; (ptr) = 30
             R4
                  RO
                        0 \; ; \; i = 0
      addi
             R2
                  RO
      sub
             R5
                  R3
                       R2 ; temp = N - i
      sgti
             R6
                  R5
                        1 ; comp = i < N - 1
      beqz
             R6
                   9
                           ; for loop
      add
                       R2 ; A + i
             R7
                  R4
                        O ; A[i]
      lw
             R8
                  R7
                  R7
                        1; A[i+1]
      lw
             R9
10
                       R8; temp = A[i+1] - A[i]
      sub
             R5
                  R9
11
                        O ; comp = A[i] < A[i+1]
      sgti
             R6
                  R5
12
                          ; if statement
      beqz
             R6
                  1
13
      addi
             R1
                  R1
                        1 ; sum++
14
      addi
             R2
                  R2
                        1 ; i++
15
             RO -12
      beqz
                           ; for loop
16
      halt
17
```

## 6.2 Implementation

**Definition 6.2.1.** We define the structures:

- Datapath, with Environments: ALU, Shifter, IR, GPRs, and Parallel Load Registers: PC, MAR, MDR, plus the registers A,B, and C.
- Control (DLX)
- Memory Controller

**Definition 6.2.2** (Memory Controller). The Memory Controller is a synchronous circuit with inputs IN[31:0], Address[31:0], MR,  $MW \in \{0,1\}$  and output OUT[31:0] and  $busy \in \{0,1\}$ , such that:

(Busy) The input is stable while busy(t) = 1

(Free) If 
$$\operatorname{busy}(t) = 0$$
 and  $\operatorname{busy}(t-1) = 1$ , then:  
(Read) If  $\operatorname{MR}(t-1) = 1 : \operatorname{OUT}(t) \leftarrow M[\langle \operatorname{ADDRESS}(t-1) \rangle](t-1)$   
(Write) If  $\operatorname{MW}(t-1) = 1 : M[\langle \operatorname{ADDRESS}(t-1) \rangle](t-1) \leftarrow \operatorname{OUT}(t)$ 

**Definition 6.2.3.** The Datapath defines the following environments:

- 1. ALU: A combinational circuit with inputs x[31:0], y[31:0], type  $\in \{0,1\}^5$  and output z[31:0] such that:  $z=B_{\text{type}}(x,y)$ .
- 2. Shifter: A bidirectional shifter by 1 position.
- 3.  $IR: A \ synchronous \ circuit \ with \ inputs \ DI[31:0], \ IRce, JLINK, Itype \in \{0,1\} \ and \ output \ Inst[31:0] \ (instruction), \ Imm[31:0] \ (immediate)$  and the GPR addresses  $Aadr[4:0], Badr[4:0], Cadr[4:0], \ that \ is:$

$$\begin{split} & \text{Inst}(t+1) = \begin{cases} \text{Inst}(t) & \textit{if} \ \text{IRce}(t) = 0 \\ \text{DI}(t) & \textit{if} \ \text{IRce}(t) = 1 \end{cases} \\ & \text{Imm}[31:0] = \textit{sext}(\textit{imm}) \\ & \text{Aadr}[4:0] = \text{Inst}[25:21] \ \textit{and} \ \text{Badr}[4:0] = \text{Inst}[20:16] \\ & \text{Cadr}[4:0] = \begin{cases} 1^5 & \textit{if} \ \text{JLINK} = 1 \\ \text{Inst}[20:16](t) & \textit{if} \ \text{Itype}(t) = 1 \ \textit{and} \ \text{JLINK} = 0 \\ \text{Inst}[15:11](t) & \textit{otherwise} \end{cases} \end{split}$$

- 4. PC: Simply a 32-bit (CE) parallel load register, initialized at 0<sup>32</sup>.
- 5. GPR: A synchronous circuit with inputs Aadr[4:0], Badr[4:0], Cadr[4:0], a data input C[31:0] (from C register),  $GPR_WE \in \{0,1\}$  (write

enable) and outputs a flag AEQZ  $\in \{0,1\}$ , and  $A_{in}[31:0]$ ,  $B_{in}[31:0]$  (inputs to A and B registers), such that: the environment holds 32 32-bit registers R[31:0], each initialized at  $0^{32}$  and performs:

- (a) If  $GPR_WE = 1$  and  $Cadr \neq 0^5$ ,  $R[\langle Cadr \rangle](t+1) \leftarrow C(t)$
- $(b) \ \textit{If} \ \mathtt{GPR_WE} = 0, \ A_{in}(t) \leftarrow R[\langle \mathtt{Aadr} \rangle](t) \ \textit{and} \ B_{in}(t) \leftarrow R[\langle \mathtt{Badr} \rangle](t)$
- (c) Further,  $AEQZ(t+1) = NOT(OR(A_{out}))$ , where  $A_{out}$  is the output of the register A.

These are connected between themselves and the memory controller are:



Figure 1: Datapath

**Remark 6.2.4.** The IR env. and GPR env. are connected by the addresses Aadr[4:0], Badr[4:0], Cadr[4:0].

**Definition 6.2.5.** The DLX controller is 19 state FSM with state diagram depicted below:



Figure 2: Controller

and here is a table with the RTL instructions (meaning Register Transfer Level) performed at each state. Each DLX instruction is broken down into a FETCH-DECODE-EXECUTE (which may contain many states) to perform it. Further, notice all executes, apart from HALT, DECODE, BRANCH, and instructions with busy flags, have  $\deg_{out} = 1$ .

| State       | RTL Instruction                               | Active Output                                                                                                |
|-------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| Fetch       | IR = M[PC]                                    | MR, IRce                                                                                                     |
| Decode      | A = RS1, B = RS2,<br>PC=PC+1                  | Ace, Bce, $S2sel[1]$ ,                                                                                       |
| Alu         | C = A  op  B                                  | S2sel[0], $add$ , PCce<br>S1sel[0], Cce, some in<br>ALUF[2:0]                                                |
| TestI       | C = (A  rel imm)                              | S1sel[0], S2sel[0], Cce, $test,$ Itype, some in $ALUF[2:0]$                                                  |
| AluI(add)   | C = A + imm                                   | $S1sel[0], \qquad S2sel[0],$ Cce, $add,$ Itype                                                               |
| Shift       | C = A shift 1                                 | S1sel[0], Cce, $DINTsel,$ $shift, right$                                                                     |
| Adr.Comp    | MAR = A + imm                                 | $\begin{array}{cc} S1sel[0], & S2sel[0], \\ \text{MARce}, \ add & \end{array}$                               |
| Load        | MDR = M[MAR]                                  | $\begin{array}{ccc} {\rm MDRce}, & ADsel, & {\rm MR}, \\ & MDRsel \end{array}$                               |
| Store       | M[MAR] = MDR                                  | $ADsel,\mathtt{MW}$                                                                                          |
| CopyMDR2C   | C = MDR(>> 0)                                 | $S1sel[0], \hspace{0.5cm} S1sel[1], \ S2sel[1], \hspace{0.5cm} DINTsel, \ {\it Cce}$                         |
| CopyGPR2MDR | MDR = B(<<0)                                  | $S1sel[1], \qquad S2sel[1], \\ DINTsel,  {\tt MDRce}$                                                        |
| WBR         | RD = C(R-type)                                | GPR_WE                                                                                                       |
| WBI         | RD = C(I-type)                                | GPR_WE, Itype                                                                                                |
| Branch      | $bt = \mathtt{AEQZ} \oplus \mathtt{Inst}[26]$ |                                                                                                              |
| Btaken      | PC = PC + imm                                 | S2sel[0],  add,  PCce                                                                                        |
| JR          | PC = A                                        | $S1sel[0], \qquad S2sel[1], \\ add,  PCce$                                                                   |
| SavePC      | C = PC                                        | $S2sel[1],  add,  {\it Cce}$                                                                                 |
| JALR        | PC = A; R31 = C                               | $S1sel[0], \qquad S2sel[1], \\ add,  \texttt{PCce},  \texttt{GPR}_{\texttt{W}}\texttt{E}, \\ \texttt{JLINK}$ |
| HALT        |                                               |                                                                                                              |

# References

- [EvenMedina] Guy Even and Moti Medina, "Digital Logic Design: A Rigorous Approach", Cambridge University Press, 2019. Available online at http://hyde.eng.tau.ac.il/Even-Medina/master.pdf
- [Even04] Guy Even, "Computer Structure; Spring 2004 Lecture Notes", manuscript, 2004. Available online at http://hyde.eng.tau.ac.il/Computer\_Structure04/Notes/master.pdf
- [Even06] Guy Even, "On teaching fast adder designs: revisiting Ladner & Fischer"
- [LadnerFischer] R. Ladner and M. Fischer, "Parallel prefix computation", J. Assoc. Comput. Mach., 27, pp. 831–838, 1980.